arm64: Add workaround for Cavium erratum 27456
[cascardo/linux.git] / arch / arm64 / include / asm / cpufeature.h
1 /*
2  * Copyright (C) 2014 Linaro Ltd. <ard.biesheuvel@linaro.org>
3  *
4  * This program is free software; you can redistribute it and/or modify
5  * it under the terms of the GNU General Public License version 2 as
6  * published by the Free Software Foundation.
7  */
8
9 #ifndef __ASM_CPUFEATURE_H
10 #define __ASM_CPUFEATURE_H
11
12 #include <asm/hwcap.h>
13 #include <asm/sysreg.h>
14
15 /*
16  * In the arm64 world (as in the ARM world), elf_hwcap is used both internally
17  * in the kernel and for user space to keep track of which optional features
18  * are supported by the current system. So let's map feature 'x' to HWCAP_x.
19  * Note that HWCAP_x constants are bit fields so we need to take the log.
20  */
21
22 #define MAX_CPU_FEATURES        (8 * sizeof(elf_hwcap))
23 #define cpu_feature(x)          ilog2(HWCAP_ ## x)
24
25 #define ARM64_WORKAROUND_CLEAN_CACHE            0
26 #define ARM64_WORKAROUND_DEVICE_LOAD_ACQUIRE    1
27 #define ARM64_WORKAROUND_845719                 2
28 #define ARM64_HAS_SYSREG_GIC_CPUIF              3
29 #define ARM64_HAS_PAN                           4
30 #define ARM64_HAS_LSE_ATOMICS                   5
31 #define ARM64_WORKAROUND_CAVIUM_23154           6
32 #define ARM64_WORKAROUND_834220                 7
33 #define ARM64_HAS_NO_HW_PREFETCH                8
34 #define ARM64_HAS_UAO                           9
35 #define ARM64_ALT_PAN_NOT_UAO                   10
36 #define ARM64_WORKAROUND_CAVIUM_27456           12
37
38 #define ARM64_NCAPS                             13
39
40 #ifndef __ASSEMBLY__
41
42 #include <linux/kernel.h>
43
44 /* CPU feature register tracking */
45 enum ftr_type {
46         FTR_EXACT,      /* Use a predefined safe value */
47         FTR_LOWER_SAFE, /* Smaller value is safe */
48         FTR_HIGHER_SAFE,/* Bigger value is safe */
49 };
50
51 #define FTR_STRICT      true    /* SANITY check strict matching required */
52 #define FTR_NONSTRICT   false   /* SANITY check ignored */
53
54 #define FTR_SIGNED      true    /* Value should be treated as signed */
55 #define FTR_UNSIGNED    false   /* Value should be treated as unsigned */
56
57 struct arm64_ftr_bits {
58         bool            sign;   /* Value is signed ? */
59         bool            strict; /* CPU Sanity check: strict matching required ? */
60         enum ftr_type   type;
61         u8              shift;
62         u8              width;
63         s64             safe_val; /* safe value for discrete features */
64 };
65
66 /*
67  * @arm64_ftr_reg - Feature register
68  * @strict_mask         Bits which should match across all CPUs for sanity.
69  * @sys_val             Safe value across the CPUs (system view)
70  */
71 struct arm64_ftr_reg {
72         u32                     sys_id;
73         const char              *name;
74         u64                     strict_mask;
75         u64                     sys_val;
76         struct arm64_ftr_bits   *ftr_bits;
77 };
78
79 struct arm64_cpu_capabilities {
80         const char *desc;
81         u16 capability;
82         bool (*matches)(const struct arm64_cpu_capabilities *);
83         void (*enable)(void *);         /* Called on all active CPUs */
84         union {
85                 struct {        /* To be used for erratum handling only */
86                         u32 midr_model;
87                         u32 midr_range_min, midr_range_max;
88                 };
89
90                 struct {        /* Feature register checking */
91                         u32 sys_reg;
92                         u8 field_pos;
93                         u8 min_field_value;
94                         u8 hwcap_type;
95                         bool sign;
96                         unsigned long hwcap;
97                 };
98         };
99 };
100
101 extern DECLARE_BITMAP(cpu_hwcaps, ARM64_NCAPS);
102
103 static inline bool cpu_have_feature(unsigned int num)
104 {
105         return elf_hwcap & (1UL << num);
106 }
107
108 static inline bool cpus_have_cap(unsigned int num)
109 {
110         if (num >= ARM64_NCAPS)
111                 return false;
112         return test_bit(num, cpu_hwcaps);
113 }
114
115 static inline void cpus_set_cap(unsigned int num)
116 {
117         if (num >= ARM64_NCAPS)
118                 pr_warn("Attempt to set an illegal CPU capability (%d >= %d)\n",
119                         num, ARM64_NCAPS);
120         else
121                 __set_bit(num, cpu_hwcaps);
122 }
123
124 static inline int __attribute_const__
125 cpuid_feature_extract_signed_field_width(u64 features, int field, int width)
126 {
127         return (s64)(features << (64 - width - field)) >> (64 - width);
128 }
129
130 static inline int __attribute_const__
131 cpuid_feature_extract_signed_field(u64 features, int field)
132 {
133         return cpuid_feature_extract_signed_field_width(features, field, 4);
134 }
135
136 static inline unsigned int __attribute_const__
137 cpuid_feature_extract_unsigned_field_width(u64 features, int field, int width)
138 {
139         return (u64)(features << (64 - width - field)) >> (64 - width);
140 }
141
142 static inline unsigned int __attribute_const__
143 cpuid_feature_extract_unsigned_field(u64 features, int field)
144 {
145         return cpuid_feature_extract_unsigned_field_width(features, field, 4);
146 }
147
148 static inline u64 arm64_ftr_mask(struct arm64_ftr_bits *ftrp)
149 {
150         return (u64)GENMASK(ftrp->shift + ftrp->width - 1, ftrp->shift);
151 }
152
153 static inline int __attribute_const__
154 cpuid_feature_extract_field(u64 features, int field, bool sign)
155 {
156         return (sign) ?
157                 cpuid_feature_extract_signed_field(features, field) :
158                 cpuid_feature_extract_unsigned_field(features, field);
159 }
160
161 static inline s64 arm64_ftr_value(struct arm64_ftr_bits *ftrp, u64 val)
162 {
163         return (s64)cpuid_feature_extract_field(val, ftrp->shift, ftrp->sign);
164 }
165
166 static inline bool id_aa64mmfr0_mixed_endian_el0(u64 mmfr0)
167 {
168         return cpuid_feature_extract_unsigned_field(mmfr0, ID_AA64MMFR0_BIGENDEL_SHIFT) == 0x1 ||
169                 cpuid_feature_extract_unsigned_field(mmfr0, ID_AA64MMFR0_BIGENDEL0_SHIFT) == 0x1;
170 }
171
172 void __init setup_cpu_features(void);
173
174 void update_cpu_capabilities(const struct arm64_cpu_capabilities *caps,
175                             const char *info);
176 void check_local_cpu_errata(void);
177
178 void verify_local_cpu_capabilities(void);
179
180 u64 read_system_reg(u32 id);
181
182 static inline bool cpu_supports_mixed_endian_el0(void)
183 {
184         return id_aa64mmfr0_mixed_endian_el0(read_cpuid(SYS_ID_AA64MMFR0_EL1));
185 }
186
187 static inline bool system_supports_mixed_endian_el0(void)
188 {
189         return id_aa64mmfr0_mixed_endian_el0(read_system_reg(SYS_ID_AA64MMFR0_EL1));
190 }
191
192 #endif /* __ASSEMBLY__ */
193
194 #endif