e32cd6f11010581b181729ea6bda3cb33e259afa
[cascardo/linux.git] / arch / blackfin / mach-common / ints-priority.c
1 /*
2  * Set up the interrupt priorities
3  *
4  * Copyright  2004-2009 Analog Devices Inc.
5  *                 2003 Bas Vermeulen <bas@buyways.nl>
6  *                 2002 Arcturus Networks Inc. MaTed <mated@sympatico.ca>
7  *            2000-2001 Lineo, Inc. D. Jefff Dionne <jeff@lineo.ca>
8  *                 1999 D. Jeff Dionne <jeff@uclinux.org>
9  *                 1996 Roman Zippel
10  *
11  * Licensed under the GPL-2
12  */
13
14 #include <linux/module.h>
15 #include <linux/kernel_stat.h>
16 #include <linux/seq_file.h>
17 #include <linux/irq.h>
18 #include <linux/sched.h>
19 #ifdef CONFIG_IPIPE
20 #include <linux/ipipe.h>
21 #endif
22 #include <asm/traps.h>
23 #include <asm/blackfin.h>
24 #include <asm/gpio.h>
25 #include <asm/irq_handler.h>
26 #include <asm/dpmc.h>
27
28 #define SIC_SYSIRQ(irq) (irq - (IRQ_CORETMR + 1))
29
30 /*
31  * NOTES:
32  * - we have separated the physical Hardware interrupt from the
33  * levels that the LINUX kernel sees (see the description in irq.h)
34  * -
35  */
36
37 #ifndef CONFIG_SMP
38 /* Initialize this to an actual value to force it into the .data
39  * section so that we know it is properly initialized at entry into
40  * the kernel but before bss is initialized to zero (which is where
41  * it would live otherwise).  The 0x1f magic represents the IRQs we
42  * cannot actually mask out in hardware.
43  */
44 unsigned long bfin_irq_flags = 0x1f;
45 EXPORT_SYMBOL(bfin_irq_flags);
46 #endif
47
48 #ifdef CONFIG_PM
49 unsigned long bfin_sic_iwr[3];  /* Up to 3 SIC_IWRx registers */
50 unsigned vr_wakeup;
51 #endif
52
53 static struct ivgx {
54         /* irq number for request_irq, available in mach-bf5xx/irq.h */
55         unsigned int irqno;
56         /* corresponding bit in the SIC_ISR register */
57         unsigned int isrflag;
58 } ivg_table[NR_PERI_INTS];
59
60 static struct ivg_slice {
61         /* position of first irq in ivg_table for given ivg */
62         struct ivgx *ifirst;
63         struct ivgx *istop;
64 } ivg7_13[IVG13 - IVG7 + 1];
65
66
67 /*
68  * Search SIC_IAR and fill tables with the irqvalues
69  * and their positions in the SIC_ISR register.
70  */
71 static void __init search_IAR(void)
72 {
73         unsigned ivg, irq_pos = 0;
74         for (ivg = 0; ivg <= IVG13 - IVG7; ivg++) {
75                 int irqN;
76
77                 ivg7_13[ivg].istop = ivg7_13[ivg].ifirst = &ivg_table[irq_pos];
78
79                 for (irqN = 0; irqN < NR_PERI_INTS; irqN += 4) {
80                         int irqn;
81                         u32 iar = bfin_read32((unsigned long *)SIC_IAR0 +
82 #if defined(CONFIG_BF51x) || defined(CONFIG_BF52x) || \
83         defined(CONFIG_BF538) || defined(CONFIG_BF539)
84                                 ((irqN % 32) >> 3) + ((irqN / 32) * ((SIC_IAR4 - SIC_IAR0) / 4))
85 #else
86                                 (irqN >> 3)
87 #endif
88                                 );
89
90                         for (irqn = irqN; irqn < irqN + 4; ++irqn) {
91                                 int iar_shift = (irqn & 7) * 4;
92                                 if (ivg == (0xf & (iar >> iar_shift))) {
93                                         ivg_table[irq_pos].irqno = IVG7 + irqn;
94                                         ivg_table[irq_pos].isrflag = 1 << (irqn % 32);
95                                         ivg7_13[ivg].istop++;
96                                         irq_pos++;
97                                 }
98                         }
99                 }
100         }
101 }
102
103 /*
104  * This is for core internal IRQs
105  */
106
107 void bfin_ack_noop(struct irq_data *d)
108 {
109         /* Dummy function.  */
110 }
111
112 static void bfin_core_mask_irq(struct irq_data *d)
113 {
114         bfin_irq_flags &= ~(1 << d->irq);
115         if (!hard_irqs_disabled())
116                 hard_local_irq_enable();
117 }
118
119 static void bfin_core_unmask_irq(struct irq_data *d)
120 {
121         bfin_irq_flags |= 1 << d->irq;
122         /*
123          * If interrupts are enabled, IMASK must contain the same value
124          * as bfin_irq_flags.  Make sure that invariant holds.  If interrupts
125          * are currently disabled we need not do anything; one of the
126          * callers will take care of setting IMASK to the proper value
127          * when reenabling interrupts.
128          * local_irq_enable just does "STI bfin_irq_flags", so it's exactly
129          * what we need.
130          */
131         if (!hard_irqs_disabled())
132                 hard_local_irq_enable();
133         return;
134 }
135
136 void bfin_internal_mask_irq(unsigned int irq)
137 {
138         unsigned long flags = hard_local_irq_save();
139
140 #ifdef SIC_IMASK0
141         unsigned mask_bank = SIC_SYSIRQ(irq) / 32;
142         unsigned mask_bit = SIC_SYSIRQ(irq) % 32;
143         bfin_write_SIC_IMASK(mask_bank, bfin_read_SIC_IMASK(mask_bank) &
144                              ~(1 << mask_bit));
145 # ifdef CONFIG_SMP
146         bfin_write_SICB_IMASK(mask_bank, bfin_read_SICB_IMASK(mask_bank) &
147                              ~(1 << mask_bit));
148 # endif
149 #else
150         bfin_write_SIC_IMASK(bfin_read_SIC_IMASK() &
151                              ~(1 << SIC_SYSIRQ(irq)));
152 #endif
153
154         hard_local_irq_restore(flags);
155 }
156
157 static void bfin_internal_mask_irq_chip(struct irq_data *d)
158 {
159         bfin_internal_mask_irq(d->irq);
160 }
161
162 #ifdef CONFIG_SMP
163 static void bfin_internal_unmask_irq_affinity(unsigned int irq,
164                 const struct cpumask *affinity)
165 #else
166 void bfin_internal_unmask_irq(unsigned int irq)
167 #endif
168 {
169         unsigned long flags = hard_local_irq_save();
170
171 #ifdef SIC_IMASK0
172         unsigned mask_bank = SIC_SYSIRQ(irq) / 32;
173         unsigned mask_bit = SIC_SYSIRQ(irq) % 32;
174 # ifdef CONFIG_SMP
175         if (cpumask_test_cpu(0, affinity))
176 # endif
177                 bfin_write_SIC_IMASK(mask_bank,
178                         bfin_read_SIC_IMASK(mask_bank) |
179                         (1 << mask_bit));
180 # ifdef CONFIG_SMP
181         if (cpumask_test_cpu(1, affinity))
182                 bfin_write_SICB_IMASK(mask_bank,
183                         bfin_read_SICB_IMASK(mask_bank) |
184                         (1 << mask_bit));
185 # endif
186 #else
187         bfin_write_SIC_IMASK(bfin_read_SIC_IMASK() |
188                              (1 << SIC_SYSIRQ(irq)));
189 #endif
190
191         hard_local_irq_restore(flags);
192 }
193
194 #ifdef CONFIG_SMP
195 static void bfin_internal_unmask_irq_chip(struct irq_data *d)
196 {
197         bfin_internal_unmask_irq_affinity(d->irq, d->affinity);
198 }
199
200 static int bfin_internal_set_affinity(struct irq_data *d,
201                                       const struct cpumask *mask, bool force)
202 {
203         bfin_internal_mask_irq(d->irq);
204         bfin_internal_unmask_irq_affinity(d->irq, mask);
205
206         return 0;
207 }
208 #else
209 static void bfin_internal_unmask_irq_chip(struct irq_data *d)
210 {
211         bfin_internal_unmask_irq(d->irq);
212 }
213 #endif
214
215 #ifdef CONFIG_PM
216 int bfin_internal_set_wake(unsigned int irq, unsigned int state)
217 {
218         u32 bank, bit, wakeup = 0;
219         unsigned long flags;
220         bank = SIC_SYSIRQ(irq) / 32;
221         bit = SIC_SYSIRQ(irq) % 32;
222
223         switch (irq) {
224 #ifdef IRQ_RTC
225         case IRQ_RTC:
226         wakeup |= WAKE;
227         break;
228 #endif
229 #ifdef IRQ_CAN0_RX
230         case IRQ_CAN0_RX:
231         wakeup |= CANWE;
232         break;
233 #endif
234 #ifdef IRQ_CAN1_RX
235         case IRQ_CAN1_RX:
236         wakeup |= CANWE;
237         break;
238 #endif
239 #ifdef IRQ_USB_INT0
240         case IRQ_USB_INT0:
241         wakeup |= USBWE;
242         break;
243 #endif
244 #ifdef CONFIG_BF54x
245         case IRQ_CNT:
246         wakeup |= ROTWE;
247         break;
248 #endif
249         default:
250         break;
251         }
252
253         flags = hard_local_irq_save();
254
255         if (state) {
256                 bfin_sic_iwr[bank] |= (1 << bit);
257                 vr_wakeup  |= wakeup;
258
259         } else {
260                 bfin_sic_iwr[bank] &= ~(1 << bit);
261                 vr_wakeup  &= ~wakeup;
262         }
263
264         hard_local_irq_restore(flags);
265
266         return 0;
267 }
268
269 static int bfin_internal_set_wake_chip(struct irq_data *d, unsigned int state)
270 {
271         return bfin_internal_set_wake(d->irq, state);
272 }
273 #else
274 # define bfin_internal_set_wake_chip NULL
275 #endif
276
277 static struct irq_chip bfin_core_irqchip = {
278         .name = "CORE",
279         .irq_ack = bfin_ack_noop,
280         .irq_mask = bfin_core_mask_irq,
281         .irq_unmask = bfin_core_unmask_irq,
282 };
283
284 static struct irq_chip bfin_internal_irqchip = {
285         .name = "INTN",
286         .irq_ack = bfin_ack_noop,
287         .irq_mask = bfin_internal_mask_irq_chip,
288         .irq_unmask = bfin_internal_unmask_irq_chip,
289         .irq_mask_ack = bfin_internal_mask_irq_chip,
290         .irq_disable = bfin_internal_mask_irq_chip,
291         .irq_enable = bfin_internal_unmask_irq_chip,
292 #ifdef CONFIG_SMP
293         .irq_set_affinity = bfin_internal_set_affinity,
294 #endif
295         .irq_set_wake = bfin_internal_set_wake_chip,
296 };
297
298 void bfin_handle_irq(unsigned irq)
299 {
300 #ifdef CONFIG_IPIPE
301         struct pt_regs regs;    /* Contents not used. */
302         ipipe_trace_irq_entry(irq);
303         __ipipe_handle_irq(irq, &regs);
304         ipipe_trace_irq_exit(irq);
305 #else /* !CONFIG_IPIPE */
306         generic_handle_irq(irq);
307 #endif  /* !CONFIG_IPIPE */
308 }
309
310 #if defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE)
311 static int mac_stat_int_mask;
312
313 static void bfin_mac_status_ack_irq(unsigned int irq)
314 {
315         switch (irq) {
316         case IRQ_MAC_MMCINT:
317                 bfin_write_EMAC_MMC_TIRQS(
318                         bfin_read_EMAC_MMC_TIRQE() &
319                         bfin_read_EMAC_MMC_TIRQS());
320                 bfin_write_EMAC_MMC_RIRQS(
321                         bfin_read_EMAC_MMC_RIRQE() &
322                         bfin_read_EMAC_MMC_RIRQS());
323                 break;
324         case IRQ_MAC_RXFSINT:
325                 bfin_write_EMAC_RX_STKY(
326                         bfin_read_EMAC_RX_IRQE() &
327                         bfin_read_EMAC_RX_STKY());
328                 break;
329         case IRQ_MAC_TXFSINT:
330                 bfin_write_EMAC_TX_STKY(
331                         bfin_read_EMAC_TX_IRQE() &
332                         bfin_read_EMAC_TX_STKY());
333                 break;
334         case IRQ_MAC_WAKEDET:
335                  bfin_write_EMAC_WKUP_CTL(
336                         bfin_read_EMAC_WKUP_CTL() | MPKS | RWKS);
337                 break;
338         default:
339                 /* These bits are W1C */
340                 bfin_write_EMAC_SYSTAT(1L << (irq - IRQ_MAC_PHYINT));
341                 break;
342         }
343 }
344
345 static void bfin_mac_status_mask_irq(struct irq_data *d)
346 {
347         unsigned int irq = d->irq;
348
349         mac_stat_int_mask &= ~(1L << (irq - IRQ_MAC_PHYINT));
350 #ifdef BF537_FAMILY
351         switch (irq) {
352         case IRQ_MAC_PHYINT:
353                 bfin_write_EMAC_SYSCTL(bfin_read_EMAC_SYSCTL() & ~PHYIE);
354                 break;
355         default:
356                 break;
357         }
358 #else
359         if (!mac_stat_int_mask)
360                 bfin_internal_mask_irq(IRQ_MAC_ERROR);
361 #endif
362         bfin_mac_status_ack_irq(irq);
363 }
364
365 static void bfin_mac_status_unmask_irq(struct irq_data *d)
366 {
367         unsigned int irq = d->irq;
368
369 #ifdef BF537_FAMILY
370         switch (irq) {
371         case IRQ_MAC_PHYINT:
372                 bfin_write_EMAC_SYSCTL(bfin_read_EMAC_SYSCTL() | PHYIE);
373                 break;
374         default:
375                 break;
376         }
377 #else
378         if (!mac_stat_int_mask)
379                 bfin_internal_unmask_irq(IRQ_MAC_ERROR);
380 #endif
381         mac_stat_int_mask |= 1L << (irq - IRQ_MAC_PHYINT);
382 }
383
384 #ifdef CONFIG_PM
385 int bfin_mac_status_set_wake(struct irq_data *d, unsigned int state)
386 {
387 #ifdef BF537_FAMILY
388         return bfin_internal_set_wake(IRQ_GENERIC_ERROR, state);
389 #else
390         return bfin_internal_set_wake(IRQ_MAC_ERROR, state);
391 #endif
392 }
393 #else
394 # define bfin_mac_status_set_wake NULL
395 #endif
396
397 static struct irq_chip bfin_mac_status_irqchip = {
398         .name = "MACST",
399         .irq_ack = bfin_ack_noop,
400         .irq_mask_ack = bfin_mac_status_mask_irq,
401         .irq_mask = bfin_mac_status_mask_irq,
402         .irq_unmask = bfin_mac_status_unmask_irq,
403         .irq_set_wake = bfin_mac_status_set_wake,
404 };
405
406 void bfin_demux_mac_status_irq(unsigned int int_err_irq,
407                                struct irq_desc *inta_desc)
408 {
409         int i, irq = 0;
410         u32 status = bfin_read_EMAC_SYSTAT();
411
412         for (i = 0; i <= (IRQ_MAC_STMDONE - IRQ_MAC_PHYINT); i++)
413                 if (status & (1L << i)) {
414                         irq = IRQ_MAC_PHYINT + i;
415                         break;
416                 }
417
418         if (irq) {
419                 if (mac_stat_int_mask & (1L << (irq - IRQ_MAC_PHYINT))) {
420                         bfin_handle_irq(irq);
421                 } else {
422                         bfin_mac_status_ack_irq(irq);
423                         pr_debug("IRQ %d:"
424                                  " MASKED MAC ERROR INTERRUPT ASSERTED\n",
425                                  irq);
426                 }
427         } else
428                 printk(KERN_ERR
429                        "%s : %s : LINE %d :\nIRQ ?: MAC ERROR"
430                        " INTERRUPT ASSERTED BUT NO SOURCE FOUND"
431                        "(EMAC_SYSTAT=0x%X)\n",
432                        __func__, __FILE__, __LINE__, status);
433 }
434 #endif
435
436 static inline void bfin_set_irq_handler(unsigned irq, irq_flow_handler_t handle)
437 {
438 #ifdef CONFIG_IPIPE
439         handle = handle_level_irq;
440 #endif
441         __irq_set_handler_locked(irq, handle);
442 }
443
444 static DECLARE_BITMAP(gpio_enabled, MAX_BLACKFIN_GPIOS);
445 extern void bfin_gpio_irq_prepare(unsigned gpio);
446
447 #if !defined(CONFIG_BF54x)
448
449 static void bfin_gpio_ack_irq(struct irq_data *d)
450 {
451         /* AFAIK ack_irq in case mask_ack is provided
452          * get's only called for edge sense irqs
453          */
454         set_gpio_data(irq_to_gpio(d->irq), 0);
455 }
456
457 static void bfin_gpio_mask_ack_irq(struct irq_data *d)
458 {
459         unsigned int irq = d->irq;
460         u32 gpionr = irq_to_gpio(irq);
461
462         if (!irqd_is_level_type(d))
463                 set_gpio_data(gpionr, 0);
464
465         set_gpio_maska(gpionr, 0);
466 }
467
468 static void bfin_gpio_mask_irq(struct irq_data *d)
469 {
470         set_gpio_maska(irq_to_gpio(d->irq), 0);
471 }
472
473 static void bfin_gpio_unmask_irq(struct irq_data *d)
474 {
475         set_gpio_maska(irq_to_gpio(d->irq), 1);
476 }
477
478 static unsigned int bfin_gpio_irq_startup(struct irq_data *d)
479 {
480         u32 gpionr = irq_to_gpio(d->irq);
481
482         if (__test_and_set_bit(gpionr, gpio_enabled))
483                 bfin_gpio_irq_prepare(gpionr);
484
485         bfin_gpio_unmask_irq(d);
486
487         return 0;
488 }
489
490 static void bfin_gpio_irq_shutdown(struct irq_data *d)
491 {
492         u32 gpionr = irq_to_gpio(d->irq);
493
494         bfin_gpio_mask_irq(d);
495         __clear_bit(gpionr, gpio_enabled);
496         bfin_gpio_irq_free(gpionr);
497 }
498
499 static int bfin_gpio_irq_type(struct irq_data *d, unsigned int type)
500 {
501         unsigned int irq = d->irq;
502         int ret;
503         char buf[16];
504         u32 gpionr = irq_to_gpio(irq);
505
506         if (type == IRQ_TYPE_PROBE) {
507                 /* only probe unenabled GPIO interrupt lines */
508                 if (test_bit(gpionr, gpio_enabled))
509                         return 0;
510                 type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
511         }
512
513         if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING |
514                     IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
515
516                 snprintf(buf, 16, "gpio-irq%d", irq);
517                 ret = bfin_gpio_irq_request(gpionr, buf);
518                 if (ret)
519                         return ret;
520
521                 if (__test_and_set_bit(gpionr, gpio_enabled))
522                         bfin_gpio_irq_prepare(gpionr);
523
524         } else {
525                 __clear_bit(gpionr, gpio_enabled);
526                 return 0;
527         }
528
529         set_gpio_inen(gpionr, 0);
530         set_gpio_dir(gpionr, 0);
531
532         if ((type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
533             == (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
534                 set_gpio_both(gpionr, 1);
535         else
536                 set_gpio_both(gpionr, 0);
537
538         if ((type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW)))
539                 set_gpio_polar(gpionr, 1);      /* low or falling edge denoted by one */
540         else
541                 set_gpio_polar(gpionr, 0);      /* high or rising edge denoted by zero */
542
543         if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
544                 set_gpio_edge(gpionr, 1);
545                 set_gpio_inen(gpionr, 1);
546                 set_gpio_data(gpionr, 0);
547
548         } else {
549                 set_gpio_edge(gpionr, 0);
550                 set_gpio_inen(gpionr, 1);
551         }
552
553         if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
554                 bfin_set_irq_handler(irq, handle_edge_irq);
555         else
556                 bfin_set_irq_handler(irq, handle_level_irq);
557
558         return 0;
559 }
560
561 #ifdef CONFIG_PM
562 int bfin_gpio_set_wake(struct irq_data *d, unsigned int state)
563 {
564         return gpio_pm_wakeup_ctrl(irq_to_gpio(d->irq), state);
565 }
566 #else
567 # define bfin_gpio_set_wake NULL
568 #endif
569
570 static void bfin_demux_gpio_irq(unsigned int inta_irq,
571                                 struct irq_desc *desc)
572 {
573         unsigned int i, gpio, mask, irq, search = 0;
574
575         switch (inta_irq) {
576 #if defined(CONFIG_BF53x)
577         case IRQ_PROG_INTA:
578                 irq = IRQ_PF0;
579                 search = 1;
580                 break;
581 # if defined(BF537_FAMILY) && !(defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE))
582         case IRQ_MAC_RX:
583                 irq = IRQ_PH0;
584                 break;
585 # endif
586 #elif defined(BF538_FAMILY)
587         case IRQ_PORTF_INTA:
588                 irq = IRQ_PF0;
589                 break;
590 #elif defined(CONFIG_BF52x) || defined(CONFIG_BF51x)
591         case IRQ_PORTF_INTA:
592                 irq = IRQ_PF0;
593                 break;
594         case IRQ_PORTG_INTA:
595                 irq = IRQ_PG0;
596                 break;
597         case IRQ_PORTH_INTA:
598                 irq = IRQ_PH0;
599                 break;
600 #elif defined(CONFIG_BF561)
601         case IRQ_PROG0_INTA:
602                 irq = IRQ_PF0;
603                 break;
604         case IRQ_PROG1_INTA:
605                 irq = IRQ_PF16;
606                 break;
607         case IRQ_PROG2_INTA:
608                 irq = IRQ_PF32;
609                 break;
610 #endif
611         default:
612                 BUG();
613                 return;
614         }
615
616         if (search) {
617                 for (i = 0; i < MAX_BLACKFIN_GPIOS; i += GPIO_BANKSIZE) {
618                         irq += i;
619
620                         mask = get_gpiop_data(i) & get_gpiop_maska(i);
621
622                         while (mask) {
623                                 if (mask & 1)
624                                         bfin_handle_irq(irq);
625                                 irq++;
626                                 mask >>= 1;
627                         }
628                 }
629         } else {
630                         gpio = irq_to_gpio(irq);
631                         mask = get_gpiop_data(gpio) & get_gpiop_maska(gpio);
632
633                         do {
634                                 if (mask & 1)
635                                         bfin_handle_irq(irq);
636                                 irq++;
637                                 mask >>= 1;
638                         } while (mask);
639         }
640
641 }
642
643 #else                           /* CONFIG_BF54x */
644
645 #define NR_PINT_SYS_IRQS        4
646 #define NR_PINT_BITS            32
647 #define NR_PINTS                160
648 #define IRQ_NOT_AVAIL           0xFF
649
650 #define PINT_2_BANK(x)          ((x) >> 5)
651 #define PINT_2_BIT(x)           ((x) & 0x1F)
652 #define PINT_BIT(x)             (1 << (PINT_2_BIT(x)))
653
654 static unsigned char irq2pint_lut[NR_PINTS];
655 static unsigned char pint2irq_lut[NR_PINT_SYS_IRQS * NR_PINT_BITS];
656
657 struct pin_int_t {
658         unsigned int mask_set;
659         unsigned int mask_clear;
660         unsigned int request;
661         unsigned int assign;
662         unsigned int edge_set;
663         unsigned int edge_clear;
664         unsigned int invert_set;
665         unsigned int invert_clear;
666         unsigned int pinstate;
667         unsigned int latch;
668 };
669
670 static struct pin_int_t *pint[NR_PINT_SYS_IRQS] = {
671         (struct pin_int_t *)PINT0_MASK_SET,
672         (struct pin_int_t *)PINT1_MASK_SET,
673         (struct pin_int_t *)PINT2_MASK_SET,
674         (struct pin_int_t *)PINT3_MASK_SET,
675 };
676
677 inline unsigned int get_irq_base(u32 bank, u8 bmap)
678 {
679         unsigned int irq_base;
680
681         if (bank < 2) {         /*PA-PB */
682                 irq_base = IRQ_PA0 + bmap * 16;
683         } else {                /*PC-PJ */
684                 irq_base = IRQ_PC0 + bmap * 16;
685         }
686
687         return irq_base;
688 }
689
690         /* Whenever PINTx_ASSIGN is altered init_pint_lut() must be executed! */
691 void init_pint_lut(void)
692 {
693         u16 bank, bit, irq_base, bit_pos;
694         u32 pint_assign;
695         u8 bmap;
696
697         memset(irq2pint_lut, IRQ_NOT_AVAIL, sizeof(irq2pint_lut));
698
699         for (bank = 0; bank < NR_PINT_SYS_IRQS; bank++) {
700
701                 pint_assign = pint[bank]->assign;
702
703                 for (bit = 0; bit < NR_PINT_BITS; bit++) {
704
705                         bmap = (pint_assign >> ((bit / 8) * 8)) & 0xFF;
706
707                         irq_base = get_irq_base(bank, bmap);
708
709                         irq_base += (bit % 8) + ((bit / 8) & 1 ? 8 : 0);
710                         bit_pos = bit + bank * NR_PINT_BITS;
711
712                         pint2irq_lut[bit_pos] = irq_base - SYS_IRQS;
713                         irq2pint_lut[irq_base - SYS_IRQS] = bit_pos;
714                 }
715         }
716 }
717
718 static void bfin_gpio_ack_irq(struct irq_data *d)
719 {
720         u32 pint_val = irq2pint_lut[d->irq - SYS_IRQS];
721         u32 pintbit = PINT_BIT(pint_val);
722         u32 bank = PINT_2_BANK(pint_val);
723
724         if (irqd_get_trigger_type(d) == IRQ_TYPE_EDGE_BOTH) {
725                 if (pint[bank]->invert_set & pintbit)
726                         pint[bank]->invert_clear = pintbit;
727                 else
728                         pint[bank]->invert_set = pintbit;
729         }
730         pint[bank]->request = pintbit;
731
732 }
733
734 static void bfin_gpio_mask_ack_irq(struct irq_data *d)
735 {
736         u32 pint_val = irq2pint_lut[d->irq - SYS_IRQS];
737         u32 pintbit = PINT_BIT(pint_val);
738         u32 bank = PINT_2_BANK(pint_val);
739
740         if (irqd_get_trigger_type(d) == IRQ_TYPE_EDGE_BOTH) {
741                 if (pint[bank]->invert_set & pintbit)
742                         pint[bank]->invert_clear = pintbit;
743                 else
744                         pint[bank]->invert_set = pintbit;
745         }
746
747         pint[bank]->request = pintbit;
748         pint[bank]->mask_clear = pintbit;
749 }
750
751 static void bfin_gpio_mask_irq(struct irq_data *d)
752 {
753         u32 pint_val = irq2pint_lut[d->irq - SYS_IRQS];
754
755         pint[PINT_2_BANK(pint_val)]->mask_clear = PINT_BIT(pint_val);
756 }
757
758 static void bfin_gpio_unmask_irq(struct irq_data *d)
759 {
760         u32 pint_val = irq2pint_lut[d->irq - SYS_IRQS];
761         u32 pintbit = PINT_BIT(pint_val);
762         u32 bank = PINT_2_BANK(pint_val);
763
764         pint[bank]->mask_set = pintbit;
765 }
766
767 static unsigned int bfin_gpio_irq_startup(struct irq_data *d)
768 {
769         unsigned int irq = d->irq;
770         u32 gpionr = irq_to_gpio(irq);
771         u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
772
773         if (pint_val == IRQ_NOT_AVAIL) {
774                 printk(KERN_ERR
775                 "GPIO IRQ %d :Not in PINT Assign table "
776                 "Reconfigure Interrupt to Port Assignemt\n", irq);
777                 return -ENODEV;
778         }
779
780         if (__test_and_set_bit(gpionr, gpio_enabled))
781                 bfin_gpio_irq_prepare(gpionr);
782
783         bfin_gpio_unmask_irq(d);
784
785         return 0;
786 }
787
788 static void bfin_gpio_irq_shutdown(struct irq_data *d)
789 {
790         u32 gpionr = irq_to_gpio(d->irq);
791
792         bfin_gpio_mask_irq(d);
793         __clear_bit(gpionr, gpio_enabled);
794         bfin_gpio_irq_free(gpionr);
795 }
796
797 static int bfin_gpio_irq_type(struct irq_data *d, unsigned int type)
798 {
799         unsigned int irq = d->irq;
800         int ret;
801         char buf[16];
802         u32 gpionr = irq_to_gpio(irq);
803         u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
804         u32 pintbit = PINT_BIT(pint_val);
805         u32 bank = PINT_2_BANK(pint_val);
806
807         if (pint_val == IRQ_NOT_AVAIL)
808                 return -ENODEV;
809
810         if (type == IRQ_TYPE_PROBE) {
811                 /* only probe unenabled GPIO interrupt lines */
812                 if (test_bit(gpionr, gpio_enabled))
813                         return 0;
814                 type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
815         }
816
817         if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING |
818                     IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
819
820                 snprintf(buf, 16, "gpio-irq%d", irq);
821                 ret = bfin_gpio_irq_request(gpionr, buf);
822                 if (ret)
823                         return ret;
824
825                 if (__test_and_set_bit(gpionr, gpio_enabled))
826                         bfin_gpio_irq_prepare(gpionr);
827
828         } else {
829                 __clear_bit(gpionr, gpio_enabled);
830                 return 0;
831         }
832
833         if ((type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW)))
834                 pint[bank]->invert_set = pintbit;       /* low or falling edge denoted by one */
835         else
836                 pint[bank]->invert_clear = pintbit;     /* high or rising edge denoted by zero */
837
838         if ((type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
839             == (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
840                 if (gpio_get_value(gpionr))
841                         pint[bank]->invert_set = pintbit;
842                 else
843                         pint[bank]->invert_clear = pintbit;
844         }
845
846         if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
847                 pint[bank]->edge_set = pintbit;
848                 bfin_set_irq_handler(irq, handle_edge_irq);
849         } else {
850                 pint[bank]->edge_clear = pintbit;
851                 bfin_set_irq_handler(irq, handle_level_irq);
852         }
853
854         return 0;
855 }
856
857 #ifdef CONFIG_PM
858 u32 pint_saved_masks[NR_PINT_SYS_IRQS];
859 u32 pint_wakeup_masks[NR_PINT_SYS_IRQS];
860
861 int bfin_gpio_set_wake(struct irq_data *d, unsigned int state)
862 {
863         u32 pint_irq;
864         u32 pint_val = irq2pint_lut[d->irq - SYS_IRQS];
865         u32 bank = PINT_2_BANK(pint_val);
866         u32 pintbit = PINT_BIT(pint_val);
867
868         switch (bank) {
869         case 0:
870                 pint_irq = IRQ_PINT0;
871                 break;
872         case 2:
873                 pint_irq = IRQ_PINT2;
874                 break;
875         case 3:
876                 pint_irq = IRQ_PINT3;
877                 break;
878         case 1:
879                 pint_irq = IRQ_PINT1;
880                 break;
881         default:
882                 return -EINVAL;
883         }
884
885         bfin_internal_set_wake(pint_irq, state);
886
887         if (state)
888                 pint_wakeup_masks[bank] |= pintbit;
889         else
890                 pint_wakeup_masks[bank] &= ~pintbit;
891
892         return 0;
893 }
894
895 u32 bfin_pm_setup(void)
896 {
897         u32 val, i;
898
899         for (i = 0; i < NR_PINT_SYS_IRQS; i++) {
900                 val = pint[i]->mask_clear;
901                 pint_saved_masks[i] = val;
902                 if (val ^ pint_wakeup_masks[i]) {
903                         pint[i]->mask_clear = val;
904                         pint[i]->mask_set = pint_wakeup_masks[i];
905                 }
906         }
907
908         return 0;
909 }
910
911 void bfin_pm_restore(void)
912 {
913         u32 i, val;
914
915         for (i = 0; i < NR_PINT_SYS_IRQS; i++) {
916                 val = pint_saved_masks[i];
917                 if (val ^ pint_wakeup_masks[i]) {
918                         pint[i]->mask_clear = pint[i]->mask_clear;
919                         pint[i]->mask_set = val;
920                 }
921         }
922 }
923 #else
924 # define bfin_gpio_set_wake NULL
925 #endif
926
927 static void bfin_demux_gpio_irq(unsigned int inta_irq,
928                                 struct irq_desc *desc)
929 {
930         u32 bank, pint_val;
931         u32 request, irq;
932
933         switch (inta_irq) {
934         case IRQ_PINT0:
935                 bank = 0;
936                 break;
937         case IRQ_PINT2:
938                 bank = 2;
939                 break;
940         case IRQ_PINT3:
941                 bank = 3;
942                 break;
943         case IRQ_PINT1:
944                 bank = 1;
945                 break;
946         default:
947                 return;
948         }
949
950         pint_val = bank * NR_PINT_BITS;
951
952         request = pint[bank]->request;
953
954         while (request) {
955                 if (request & 1) {
956                         irq = pint2irq_lut[pint_val] + SYS_IRQS;
957                         bfin_handle_irq(irq);
958                 }
959                 pint_val++;
960                 request >>= 1;
961         }
962
963 }
964 #endif
965
966 static struct irq_chip bfin_gpio_irqchip = {
967         .name = "GPIO",
968         .irq_ack = bfin_gpio_ack_irq,
969         .irq_mask = bfin_gpio_mask_irq,
970         .irq_mask_ack = bfin_gpio_mask_ack_irq,
971         .irq_unmask = bfin_gpio_unmask_irq,
972         .irq_disable = bfin_gpio_mask_irq,
973         .irq_enable = bfin_gpio_unmask_irq,
974         .irq_set_type = bfin_gpio_irq_type,
975         .irq_startup = bfin_gpio_irq_startup,
976         .irq_shutdown = bfin_gpio_irq_shutdown,
977         .irq_set_wake = bfin_gpio_set_wake,
978 };
979
980 void __cpuinit init_exception_vectors(void)
981 {
982         /* cannot program in software:
983          * evt0 - emulation (jtag)
984          * evt1 - reset
985          */
986         bfin_write_EVT2(evt_nmi);
987         bfin_write_EVT3(trap);
988         bfin_write_EVT5(evt_ivhw);
989         bfin_write_EVT6(evt_timer);
990         bfin_write_EVT7(evt_evt7);
991         bfin_write_EVT8(evt_evt8);
992         bfin_write_EVT9(evt_evt9);
993         bfin_write_EVT10(evt_evt10);
994         bfin_write_EVT11(evt_evt11);
995         bfin_write_EVT12(evt_evt12);
996         bfin_write_EVT13(evt_evt13);
997         bfin_write_EVT14(evt_evt14);
998         bfin_write_EVT15(evt_system_call);
999         CSYNC();
1000 }
1001
1002 /*
1003  * This function should be called during kernel startup to initialize
1004  * the BFin IRQ handling routines.
1005  */
1006
1007 int __init init_arch_irq(void)
1008 {
1009         int irq;
1010         unsigned long ilat = 0;
1011
1012         /*  Disable all the peripheral intrs  - page 4-29 HW Ref manual */
1013 #ifdef SIC_IMASK0
1014         bfin_write_SIC_IMASK0(SIC_UNMASK_ALL);
1015         bfin_write_SIC_IMASK1(SIC_UNMASK_ALL);
1016 # ifdef SIC_IMASK2
1017         bfin_write_SIC_IMASK2(SIC_UNMASK_ALL);
1018 # endif
1019 # ifdef CONFIG_SMP
1020         bfin_write_SICB_IMASK0(SIC_UNMASK_ALL);
1021         bfin_write_SICB_IMASK1(SIC_UNMASK_ALL);
1022 # endif
1023 #else
1024         bfin_write_SIC_IMASK(SIC_UNMASK_ALL);
1025 #endif
1026
1027         local_irq_disable();
1028
1029 #ifdef CONFIG_BF54x
1030 # ifdef CONFIG_PINTx_REASSIGN
1031         pint[0]->assign = CONFIG_PINT0_ASSIGN;
1032         pint[1]->assign = CONFIG_PINT1_ASSIGN;
1033         pint[2]->assign = CONFIG_PINT2_ASSIGN;
1034         pint[3]->assign = CONFIG_PINT3_ASSIGN;
1035 # endif
1036         /* Whenever PINTx_ASSIGN is altered init_pint_lut() must be executed! */
1037         init_pint_lut();
1038 #endif
1039
1040         for (irq = 0; irq <= SYS_IRQS; irq++) {
1041                 if (irq <= IRQ_CORETMR)
1042                         irq_set_chip(irq, &bfin_core_irqchip);
1043                 else
1044                         irq_set_chip(irq, &bfin_internal_irqchip);
1045
1046                 switch (irq) {
1047 #if defined(CONFIG_BF53x)
1048                 case IRQ_PROG_INTA:
1049 # if defined(BF537_FAMILY) && !(defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE))
1050                 case IRQ_MAC_RX:
1051 # endif
1052 #elif defined(CONFIG_BF54x)
1053                 case IRQ_PINT0:
1054                 case IRQ_PINT1:
1055                 case IRQ_PINT2:
1056                 case IRQ_PINT3:
1057 #elif defined(CONFIG_BF52x) || defined(CONFIG_BF51x)
1058                 case IRQ_PORTF_INTA:
1059                 case IRQ_PORTG_INTA:
1060                 case IRQ_PORTH_INTA:
1061 #elif defined(CONFIG_BF561)
1062                 case IRQ_PROG0_INTA:
1063                 case IRQ_PROG1_INTA:
1064                 case IRQ_PROG2_INTA:
1065 #elif defined(BF538_FAMILY)
1066                 case IRQ_PORTF_INTA:
1067 #endif
1068                         irq_set_chained_handler(irq, bfin_demux_gpio_irq);
1069                         break;
1070 #if defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE)
1071                 case IRQ_MAC_ERROR:
1072                         irq_set_chained_handler(irq,
1073                                                 bfin_demux_mac_status_irq);
1074                         break;
1075 #endif
1076 #ifdef CONFIG_SMP
1077                 case IRQ_SUPPLE_0:
1078                 case IRQ_SUPPLE_1:
1079                         irq_set_handler(irq, handle_percpu_irq);
1080                         break;
1081 #endif
1082
1083 #ifdef CONFIG_TICKSOURCE_CORETMR
1084                 case IRQ_CORETMR:
1085 # ifdef CONFIG_SMP
1086                         irq_set_handler(irq, handle_percpu_irq);
1087 # else
1088                         irq_set_handler(irq, handle_simple_irq);
1089 # endif
1090                         break;
1091 #endif
1092
1093 #ifdef CONFIG_TICKSOURCE_GPTMR0
1094                 case IRQ_TIMER0:
1095                         irq_set_handler(irq, handle_simple_irq);
1096                         break;
1097 #endif
1098
1099                 default:
1100 #ifdef CONFIG_IPIPE
1101                         irq_set_handler(irq, handle_level_irq);
1102 #else
1103                         irq_set_handler(irq, handle_simple_irq);
1104 #endif
1105                         break;
1106                 }
1107         }
1108
1109         init_mach_irq();
1110
1111 #if defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE)
1112         for (irq = IRQ_MAC_PHYINT; irq <= IRQ_MAC_STMDONE; irq++)
1113                 irq_set_chip_and_handler(irq, &bfin_mac_status_irqchip,
1114                                          handle_level_irq);
1115 #endif
1116         /* if configured as edge, then will be changed to do_edge_IRQ */
1117         for (irq = GPIO_IRQ_BASE;
1118                 irq < (GPIO_IRQ_BASE + MAX_BLACKFIN_GPIOS); irq++)
1119                 irq_set_chip_and_handler(irq, &bfin_gpio_irqchip,
1120                                          handle_level_irq);
1121
1122         bfin_write_IMASK(0);
1123         CSYNC();
1124         ilat = bfin_read_ILAT();
1125         CSYNC();
1126         bfin_write_ILAT(ilat);
1127         CSYNC();
1128
1129         printk(KERN_INFO "Configuring Blackfin Priority Driven Interrupts\n");
1130         /* IMASK=xxx is equivalent to STI xx or bfin_irq_flags=xx,
1131          * local_irq_enable()
1132          */
1133         program_IAR();
1134         /* Therefore it's better to setup IARs before interrupts enabled */
1135         search_IAR();
1136
1137         /* Enable interrupts IVG7-15 */
1138         bfin_irq_flags |= IMASK_IVG15 |
1139             IMASK_IVG14 | IMASK_IVG13 | IMASK_IVG12 | IMASK_IVG11 |
1140             IMASK_IVG10 | IMASK_IVG9 | IMASK_IVG8 | IMASK_IVG7 | IMASK_IVGHW;
1141
1142         /* This implicitly covers ANOMALY_05000171
1143          * Boot-ROM code modifies SICA_IWRx wakeup registers
1144          */
1145 #ifdef SIC_IWR0
1146         bfin_write_SIC_IWR0(IWR_DISABLE_ALL);
1147 # ifdef SIC_IWR1
1148         /* BF52x/BF51x system reset does not properly reset SIC_IWR1 which
1149          * will screw up the bootrom as it relies on MDMA0/1 waking it
1150          * up from IDLE instructions.  See this report for more info:
1151          * http://blackfin.uclinux.org/gf/tracker/4323
1152          */
1153         if (ANOMALY_05000435)
1154                 bfin_write_SIC_IWR1(IWR_ENABLE(10) | IWR_ENABLE(11));
1155         else
1156                 bfin_write_SIC_IWR1(IWR_DISABLE_ALL);
1157 # endif
1158 # ifdef SIC_IWR2
1159         bfin_write_SIC_IWR2(IWR_DISABLE_ALL);
1160 # endif
1161 #else
1162         bfin_write_SIC_IWR(IWR_DISABLE_ALL);
1163 #endif
1164
1165         return 0;
1166 }
1167
1168 #ifdef CONFIG_DO_IRQ_L1
1169 __attribute__((l1_text))
1170 #endif
1171 static int vec_to_irq(int vec)
1172 {
1173         struct ivgx *ivg = ivg7_13[vec - IVG7].ifirst;
1174         struct ivgx *ivg_stop = ivg7_13[vec - IVG7].istop;
1175         unsigned long sic_status[3];
1176
1177         if (likely(vec == EVT_IVTMR_P))
1178                 return IRQ_CORETMR;
1179
1180 #ifdef SIC_ISR
1181         sic_status[0] = bfin_read_SIC_IMASK() & bfin_read_SIC_ISR();
1182 #else
1183         if (smp_processor_id()) {
1184 # ifdef SICB_ISR0
1185                 /* This will be optimized out in UP mode. */
1186                 sic_status[0] = bfin_read_SICB_ISR0() & bfin_read_SICB_IMASK0();
1187                 sic_status[1] = bfin_read_SICB_ISR1() & bfin_read_SICB_IMASK1();
1188 # endif
1189         } else {
1190                 sic_status[0] = bfin_read_SIC_ISR0() & bfin_read_SIC_IMASK0();
1191                 sic_status[1] = bfin_read_SIC_ISR1() & bfin_read_SIC_IMASK1();
1192         }
1193 #endif
1194 #ifdef SIC_ISR2
1195         sic_status[2] = bfin_read_SIC_ISR2() & bfin_read_SIC_IMASK2();
1196 #endif
1197
1198         for (;; ivg++) {
1199                 if (ivg >= ivg_stop)
1200                         return -1;
1201 #ifdef SIC_ISR
1202                 if (sic_status[0] & ivg->isrflag)
1203 #else
1204                 if (sic_status[(ivg->irqno - IVG7) / 32] & ivg->isrflag)
1205 #endif
1206                         return ivg->irqno;
1207         }
1208 }
1209
1210 #ifdef CONFIG_DO_IRQ_L1
1211 __attribute__((l1_text))
1212 #endif
1213 void do_irq(int vec, struct pt_regs *fp)
1214 {
1215         int irq = vec_to_irq(vec);
1216         if (irq == -1)
1217                 return;
1218         asm_do_IRQ(irq, fp);
1219 }
1220
1221 #ifdef CONFIG_IPIPE
1222
1223 int __ipipe_get_irq_priority(unsigned irq)
1224 {
1225         int ient, prio;
1226
1227         if (irq <= IRQ_CORETMR)
1228                 return irq;
1229
1230         for (ient = 0; ient < NR_PERI_INTS; ient++) {
1231                 struct ivgx *ivg = ivg_table + ient;
1232                 if (ivg->irqno == irq) {
1233                         for (prio = 0; prio <= IVG13-IVG7; prio++) {
1234                                 if (ivg7_13[prio].ifirst <= ivg &&
1235                                     ivg7_13[prio].istop > ivg)
1236                                         return IVG7 + prio;
1237                         }
1238                 }
1239         }
1240
1241         return IVG15;
1242 }
1243
1244 /* Hw interrupts are disabled on entry (check SAVE_CONTEXT). */
1245 #ifdef CONFIG_DO_IRQ_L1
1246 __attribute__((l1_text))
1247 #endif
1248 asmlinkage int __ipipe_grab_irq(int vec, struct pt_regs *regs)
1249 {
1250         struct ipipe_percpu_domain_data *p = ipipe_root_cpudom_ptr();
1251         struct ipipe_domain *this_domain = __ipipe_current_domain;
1252         struct ivgx *ivg_stop = ivg7_13[vec-IVG7].istop;
1253         struct ivgx *ivg = ivg7_13[vec-IVG7].ifirst;
1254         int irq, s = 0;
1255
1256         irq = vec_to_irq(vec);
1257         if (irq == -1)
1258                 return 0;
1259
1260         if (irq == IRQ_SYSTMR) {
1261 #if !defined(CONFIG_GENERIC_CLOCKEVENTS) || defined(CONFIG_TICKSOURCE_GPTMR0)
1262                 bfin_write_TIMER_STATUS(1); /* Latch TIMIL0 */
1263 #endif
1264                 /* This is basically what we need from the register frame. */
1265                 __raw_get_cpu_var(__ipipe_tick_regs).ipend = regs->ipend;
1266                 __raw_get_cpu_var(__ipipe_tick_regs).pc = regs->pc;
1267                 if (this_domain != ipipe_root_domain)
1268                         __raw_get_cpu_var(__ipipe_tick_regs).ipend &= ~0x10;
1269                 else
1270                         __raw_get_cpu_var(__ipipe_tick_regs).ipend |= 0x10;
1271         }
1272
1273         /*
1274          * We don't want Linux interrupt handlers to run at the
1275          * current core priority level (i.e. < EVT15), since this
1276          * might delay other interrupts handled by a high priority
1277          * domain. Here is what we do instead:
1278          *
1279          * - we raise the SYNCDEFER bit to prevent
1280          * __ipipe_handle_irq() to sync the pipeline for the root
1281          * stage for the incoming interrupt. Upon return, that IRQ is
1282          * pending in the interrupt log.
1283          *
1284          * - we raise the TIF_IRQ_SYNC bit for the current thread, so
1285          * that _schedule_and_signal_from_int will eventually sync the
1286          * pipeline from EVT15.
1287          */
1288         if (this_domain == ipipe_root_domain) {
1289                 s = __test_and_set_bit(IPIPE_SYNCDEFER_FLAG, &p->status);
1290                 barrier();
1291         }
1292
1293         ipipe_trace_irq_entry(irq);
1294         __ipipe_handle_irq(irq, regs);
1295         ipipe_trace_irq_exit(irq);
1296
1297         if (user_mode(regs) &&
1298             !ipipe_test_foreign_stack() &&
1299             (current->ipipe_flags & PF_EVTRET) != 0) {
1300                 /*
1301                  * Testing for user_regs() does NOT fully eliminate
1302                  * foreign stack contexts, because of the forged
1303                  * interrupt returns we do through
1304                  * __ipipe_call_irqtail. In that case, we might have
1305                  * preempted a foreign stack context in a high
1306                  * priority domain, with a single interrupt level now
1307                  * pending after the irqtail unwinding is done. In
1308                  * which case user_mode() is now true, and the event
1309                  * gets dispatched spuriously.
1310                  */
1311                 current->ipipe_flags &= ~PF_EVTRET;
1312                 __ipipe_dispatch_event(IPIPE_EVENT_RETURN, regs);
1313         }
1314
1315         if (this_domain == ipipe_root_domain) {
1316                 set_thread_flag(TIF_IRQ_SYNC);
1317                 if (!s) {
1318                         __clear_bit(IPIPE_SYNCDEFER_FLAG, &p->status);
1319                         return !test_bit(IPIPE_STALL_FLAG, &p->status);
1320                 }
1321         }
1322
1323         return 0;
1324 }
1325
1326 #endif /* CONFIG_IPIPE */