2 * Kernel-based Virtual Machine driver for Linux
4 * derived from drivers/kvm/kvm_main.c
6 * Copyright (C) 2006 Qumranet, Inc.
7 * Copyright (C) 2008 Qumranet, Inc.
8 * Copyright IBM Corporation, 2008
9 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
12 * Avi Kivity <avi@qumranet.com>
13 * Yaniv Kamay <yaniv@qumranet.com>
14 * Amit Shah <amit.shah@qumranet.com>
15 * Ben-Ami Yassour <benami@il.ibm.com>
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
22 #include <linux/kvm_host.h>
27 #include "kvm_cache_regs.h"
30 #include "assigned-dev.h"
34 #include <linux/clocksource.h>
35 #include <linux/interrupt.h>
36 #include <linux/kvm.h>
38 #include <linux/vmalloc.h>
39 #include <linux/export.h>
40 #include <linux/moduleparam.h>
41 #include <linux/mman.h>
42 #include <linux/highmem.h>
43 #include <linux/iommu.h>
44 #include <linux/intel-iommu.h>
45 #include <linux/cpufreq.h>
46 #include <linux/user-return-notifier.h>
47 #include <linux/srcu.h>
48 #include <linux/slab.h>
49 #include <linux/perf_event.h>
50 #include <linux/uaccess.h>
51 #include <linux/hash.h>
52 #include <linux/pci.h>
53 #include <linux/timekeeper_internal.h>
54 #include <linux/pvclock_gtod.h>
55 #include <linux/kvm_irqfd.h>
56 #include <linux/irqbypass.h>
57 #include <trace/events/kvm.h>
59 #include <asm/debugreg.h>
63 #include <linux/kernel_stat.h>
64 #include <asm/fpu/internal.h> /* Ugh! */
65 #include <asm/pvclock.h>
66 #include <asm/div64.h>
67 #include <asm/irq_remapping.h>
69 #define CREATE_TRACE_POINTS
72 #define MAX_IO_MSRS 256
73 #define KVM_MAX_MCE_BANKS 32
74 u64 __read_mostly kvm_mce_cap_supported = MCG_CTL_P | MCG_SER_P;
75 EXPORT_SYMBOL_GPL(kvm_mce_cap_supported);
77 #define emul_to_vcpu(ctxt) \
78 container_of(ctxt, struct kvm_vcpu, arch.emulate_ctxt)
81 * - enable syscall per default because its emulated by KVM
82 * - enable LME and LMA per default on 64 bit KVM
86 u64 __read_mostly efer_reserved_bits = ~((u64)(EFER_SCE | EFER_LME | EFER_LMA));
88 static u64 __read_mostly efer_reserved_bits = ~((u64)EFER_SCE);
91 #define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
92 #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU
94 #define KVM_X2APIC_API_VALID_FLAGS (KVM_X2APIC_API_USE_32BIT_IDS | \
95 KVM_X2APIC_API_DISABLE_BROADCAST_QUIRK)
97 static void update_cr8_intercept(struct kvm_vcpu *vcpu);
98 static void process_nmi(struct kvm_vcpu *vcpu);
99 static void enter_smm(struct kvm_vcpu *vcpu);
100 static void __kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
102 struct kvm_x86_ops *kvm_x86_ops __read_mostly;
103 EXPORT_SYMBOL_GPL(kvm_x86_ops);
105 static bool __read_mostly ignore_msrs = 0;
106 module_param(ignore_msrs, bool, S_IRUGO | S_IWUSR);
108 unsigned int min_timer_period_us = 500;
109 module_param(min_timer_period_us, uint, S_IRUGO | S_IWUSR);
111 static bool __read_mostly kvmclock_periodic_sync = true;
112 module_param(kvmclock_periodic_sync, bool, S_IRUGO);
114 bool __read_mostly kvm_has_tsc_control;
115 EXPORT_SYMBOL_GPL(kvm_has_tsc_control);
116 u32 __read_mostly kvm_max_guest_tsc_khz;
117 EXPORT_SYMBOL_GPL(kvm_max_guest_tsc_khz);
118 u8 __read_mostly kvm_tsc_scaling_ratio_frac_bits;
119 EXPORT_SYMBOL_GPL(kvm_tsc_scaling_ratio_frac_bits);
120 u64 __read_mostly kvm_max_tsc_scaling_ratio;
121 EXPORT_SYMBOL_GPL(kvm_max_tsc_scaling_ratio);
122 u64 __read_mostly kvm_default_tsc_scaling_ratio;
123 EXPORT_SYMBOL_GPL(kvm_default_tsc_scaling_ratio);
125 /* tsc tolerance in parts per million - default to 1/2 of the NTP threshold */
126 static u32 __read_mostly tsc_tolerance_ppm = 250;
127 module_param(tsc_tolerance_ppm, uint, S_IRUGO | S_IWUSR);
129 /* lapic timer advance (tscdeadline mode only) in nanoseconds */
130 unsigned int __read_mostly lapic_timer_advance_ns = 0;
131 module_param(lapic_timer_advance_ns, uint, S_IRUGO | S_IWUSR);
133 static bool __read_mostly vector_hashing = true;
134 module_param(vector_hashing, bool, S_IRUGO);
136 static bool __read_mostly backwards_tsc_observed = false;
138 #define KVM_NR_SHARED_MSRS 16
140 struct kvm_shared_msrs_global {
142 u32 msrs[KVM_NR_SHARED_MSRS];
145 struct kvm_shared_msrs {
146 struct user_return_notifier urn;
148 struct kvm_shared_msr_values {
151 } values[KVM_NR_SHARED_MSRS];
154 static struct kvm_shared_msrs_global __read_mostly shared_msrs_global;
155 static struct kvm_shared_msrs __percpu *shared_msrs;
157 struct kvm_stats_debugfs_item debugfs_entries[] = {
158 { "pf_fixed", VCPU_STAT(pf_fixed) },
159 { "pf_guest", VCPU_STAT(pf_guest) },
160 { "tlb_flush", VCPU_STAT(tlb_flush) },
161 { "invlpg", VCPU_STAT(invlpg) },
162 { "exits", VCPU_STAT(exits) },
163 { "io_exits", VCPU_STAT(io_exits) },
164 { "mmio_exits", VCPU_STAT(mmio_exits) },
165 { "signal_exits", VCPU_STAT(signal_exits) },
166 { "irq_window", VCPU_STAT(irq_window_exits) },
167 { "nmi_window", VCPU_STAT(nmi_window_exits) },
168 { "halt_exits", VCPU_STAT(halt_exits) },
169 { "halt_successful_poll", VCPU_STAT(halt_successful_poll) },
170 { "halt_attempted_poll", VCPU_STAT(halt_attempted_poll) },
171 { "halt_poll_invalid", VCPU_STAT(halt_poll_invalid) },
172 { "halt_wakeup", VCPU_STAT(halt_wakeup) },
173 { "hypercalls", VCPU_STAT(hypercalls) },
174 { "request_irq", VCPU_STAT(request_irq_exits) },
175 { "irq_exits", VCPU_STAT(irq_exits) },
176 { "host_state_reload", VCPU_STAT(host_state_reload) },
177 { "efer_reload", VCPU_STAT(efer_reload) },
178 { "fpu_reload", VCPU_STAT(fpu_reload) },
179 { "insn_emulation", VCPU_STAT(insn_emulation) },
180 { "insn_emulation_fail", VCPU_STAT(insn_emulation_fail) },
181 { "irq_injections", VCPU_STAT(irq_injections) },
182 { "nmi_injections", VCPU_STAT(nmi_injections) },
183 { "mmu_shadow_zapped", VM_STAT(mmu_shadow_zapped) },
184 { "mmu_pte_write", VM_STAT(mmu_pte_write) },
185 { "mmu_pte_updated", VM_STAT(mmu_pte_updated) },
186 { "mmu_pde_zapped", VM_STAT(mmu_pde_zapped) },
187 { "mmu_flooded", VM_STAT(mmu_flooded) },
188 { "mmu_recycled", VM_STAT(mmu_recycled) },
189 { "mmu_cache_miss", VM_STAT(mmu_cache_miss) },
190 { "mmu_unsync", VM_STAT(mmu_unsync) },
191 { "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
192 { "largepages", VM_STAT(lpages) },
196 u64 __read_mostly host_xcr0;
198 static int emulator_fix_hypercall(struct x86_emulate_ctxt *ctxt);
200 static inline void kvm_async_pf_hash_reset(struct kvm_vcpu *vcpu)
203 for (i = 0; i < roundup_pow_of_two(ASYNC_PF_PER_VCPU); i++)
204 vcpu->arch.apf.gfns[i] = ~0;
207 static void kvm_on_user_return(struct user_return_notifier *urn)
210 struct kvm_shared_msrs *locals
211 = container_of(urn, struct kvm_shared_msrs, urn);
212 struct kvm_shared_msr_values *values;
214 for (slot = 0; slot < shared_msrs_global.nr; ++slot) {
215 values = &locals->values[slot];
216 if (values->host != values->curr) {
217 wrmsrl(shared_msrs_global.msrs[slot], values->host);
218 values->curr = values->host;
221 locals->registered = false;
222 user_return_notifier_unregister(urn);
225 static void shared_msr_update(unsigned slot, u32 msr)
228 unsigned int cpu = smp_processor_id();
229 struct kvm_shared_msrs *smsr = per_cpu_ptr(shared_msrs, cpu);
231 /* only read, and nobody should modify it at this time,
232 * so don't need lock */
233 if (slot >= shared_msrs_global.nr) {
234 printk(KERN_ERR "kvm: invalid MSR slot!");
237 rdmsrl_safe(msr, &value);
238 smsr->values[slot].host = value;
239 smsr->values[slot].curr = value;
242 void kvm_define_shared_msr(unsigned slot, u32 msr)
244 BUG_ON(slot >= KVM_NR_SHARED_MSRS);
245 shared_msrs_global.msrs[slot] = msr;
246 if (slot >= shared_msrs_global.nr)
247 shared_msrs_global.nr = slot + 1;
249 EXPORT_SYMBOL_GPL(kvm_define_shared_msr);
251 static void kvm_shared_msr_cpu_online(void)
255 for (i = 0; i < shared_msrs_global.nr; ++i)
256 shared_msr_update(i, shared_msrs_global.msrs[i]);
259 int kvm_set_shared_msr(unsigned slot, u64 value, u64 mask)
261 unsigned int cpu = smp_processor_id();
262 struct kvm_shared_msrs *smsr = per_cpu_ptr(shared_msrs, cpu);
265 if (((value ^ smsr->values[slot].curr) & mask) == 0)
267 smsr->values[slot].curr = value;
268 err = wrmsrl_safe(shared_msrs_global.msrs[slot], value);
272 if (!smsr->registered) {
273 smsr->urn.on_user_return = kvm_on_user_return;
274 user_return_notifier_register(&smsr->urn);
275 smsr->registered = true;
279 EXPORT_SYMBOL_GPL(kvm_set_shared_msr);
281 static void drop_user_return_notifiers(void)
283 unsigned int cpu = smp_processor_id();
284 struct kvm_shared_msrs *smsr = per_cpu_ptr(shared_msrs, cpu);
286 if (smsr->registered)
287 kvm_on_user_return(&smsr->urn);
290 u64 kvm_get_apic_base(struct kvm_vcpu *vcpu)
292 return vcpu->arch.apic_base;
294 EXPORT_SYMBOL_GPL(kvm_get_apic_base);
296 int kvm_set_apic_base(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
298 u64 old_state = vcpu->arch.apic_base &
299 (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE);
300 u64 new_state = msr_info->data &
301 (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE);
302 u64 reserved_bits = ((~0ULL) << cpuid_maxphyaddr(vcpu)) |
303 0x2ff | (guest_cpuid_has_x2apic(vcpu) ? 0 : X2APIC_ENABLE);
305 if (!msr_info->host_initiated &&
306 ((msr_info->data & reserved_bits) != 0 ||
307 new_state == X2APIC_ENABLE ||
308 (new_state == MSR_IA32_APICBASE_ENABLE &&
309 old_state == (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE)) ||
310 (new_state == (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE) &&
314 kvm_lapic_set_base(vcpu, msr_info->data);
317 EXPORT_SYMBOL_GPL(kvm_set_apic_base);
319 asmlinkage __visible void kvm_spurious_fault(void)
321 /* Fault while not rebooting. We want the trace. */
324 EXPORT_SYMBOL_GPL(kvm_spurious_fault);
326 #define EXCPT_BENIGN 0
327 #define EXCPT_CONTRIBUTORY 1
330 static int exception_class(int vector)
340 return EXCPT_CONTRIBUTORY;
347 #define EXCPT_FAULT 0
349 #define EXCPT_ABORT 2
350 #define EXCPT_INTERRUPT 3
352 static int exception_type(int vector)
356 if (WARN_ON(vector > 31 || vector == NMI_VECTOR))
357 return EXCPT_INTERRUPT;
361 /* #DB is trap, as instruction watchpoints are handled elsewhere */
362 if (mask & ((1 << DB_VECTOR) | (1 << BP_VECTOR) | (1 << OF_VECTOR)))
365 if (mask & ((1 << DF_VECTOR) | (1 << MC_VECTOR)))
368 /* Reserved exceptions will result in fault */
372 static void kvm_multiple_exception(struct kvm_vcpu *vcpu,
373 unsigned nr, bool has_error, u32 error_code,
379 kvm_make_request(KVM_REQ_EVENT, vcpu);
381 if (!vcpu->arch.exception.pending) {
383 if (has_error && !is_protmode(vcpu))
385 vcpu->arch.exception.pending = true;
386 vcpu->arch.exception.has_error_code = has_error;
387 vcpu->arch.exception.nr = nr;
388 vcpu->arch.exception.error_code = error_code;
389 vcpu->arch.exception.reinject = reinject;
393 /* to check exception */
394 prev_nr = vcpu->arch.exception.nr;
395 if (prev_nr == DF_VECTOR) {
396 /* triple fault -> shutdown */
397 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
400 class1 = exception_class(prev_nr);
401 class2 = exception_class(nr);
402 if ((class1 == EXCPT_CONTRIBUTORY && class2 == EXCPT_CONTRIBUTORY)
403 || (class1 == EXCPT_PF && class2 != EXCPT_BENIGN)) {
404 /* generate double fault per SDM Table 5-5 */
405 vcpu->arch.exception.pending = true;
406 vcpu->arch.exception.has_error_code = true;
407 vcpu->arch.exception.nr = DF_VECTOR;
408 vcpu->arch.exception.error_code = 0;
410 /* replace previous exception with a new one in a hope
411 that instruction re-execution will regenerate lost
416 void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr)
418 kvm_multiple_exception(vcpu, nr, false, 0, false);
420 EXPORT_SYMBOL_GPL(kvm_queue_exception);
422 void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr)
424 kvm_multiple_exception(vcpu, nr, false, 0, true);
426 EXPORT_SYMBOL_GPL(kvm_requeue_exception);
428 void kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err)
431 kvm_inject_gp(vcpu, 0);
433 kvm_x86_ops->skip_emulated_instruction(vcpu);
435 EXPORT_SYMBOL_GPL(kvm_complete_insn_gp);
437 void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault)
439 ++vcpu->stat.pf_guest;
440 vcpu->arch.cr2 = fault->address;
441 kvm_queue_exception_e(vcpu, PF_VECTOR, fault->error_code);
443 EXPORT_SYMBOL_GPL(kvm_inject_page_fault);
445 static bool kvm_propagate_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault)
447 if (mmu_is_nested(vcpu) && !fault->nested_page_fault)
448 vcpu->arch.nested_mmu.inject_page_fault(vcpu, fault);
450 vcpu->arch.mmu.inject_page_fault(vcpu, fault);
452 return fault->nested_page_fault;
455 void kvm_inject_nmi(struct kvm_vcpu *vcpu)
457 atomic_inc(&vcpu->arch.nmi_queued);
458 kvm_make_request(KVM_REQ_NMI, vcpu);
460 EXPORT_SYMBOL_GPL(kvm_inject_nmi);
462 void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
464 kvm_multiple_exception(vcpu, nr, true, error_code, false);
466 EXPORT_SYMBOL_GPL(kvm_queue_exception_e);
468 void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
470 kvm_multiple_exception(vcpu, nr, true, error_code, true);
472 EXPORT_SYMBOL_GPL(kvm_requeue_exception_e);
475 * Checks if cpl <= required_cpl; if true, return true. Otherwise queue
476 * a #GP and return false.
478 bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl)
480 if (kvm_x86_ops->get_cpl(vcpu) <= required_cpl)
482 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
485 EXPORT_SYMBOL_GPL(kvm_require_cpl);
487 bool kvm_require_dr(struct kvm_vcpu *vcpu, int dr)
489 if ((dr != 4 && dr != 5) || !kvm_read_cr4_bits(vcpu, X86_CR4_DE))
492 kvm_queue_exception(vcpu, UD_VECTOR);
495 EXPORT_SYMBOL_GPL(kvm_require_dr);
498 * This function will be used to read from the physical memory of the currently
499 * running guest. The difference to kvm_vcpu_read_guest_page is that this function
500 * can read from guest physical or from the guest's guest physical memory.
502 int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
503 gfn_t ngfn, void *data, int offset, int len,
506 struct x86_exception exception;
510 ngpa = gfn_to_gpa(ngfn);
511 real_gfn = mmu->translate_gpa(vcpu, ngpa, access, &exception);
512 if (real_gfn == UNMAPPED_GVA)
515 real_gfn = gpa_to_gfn(real_gfn);
517 return kvm_vcpu_read_guest_page(vcpu, real_gfn, data, offset, len);
519 EXPORT_SYMBOL_GPL(kvm_read_guest_page_mmu);
521 static int kvm_read_nested_guest_page(struct kvm_vcpu *vcpu, gfn_t gfn,
522 void *data, int offset, int len, u32 access)
524 return kvm_read_guest_page_mmu(vcpu, vcpu->arch.walk_mmu, gfn,
525 data, offset, len, access);
529 * Load the pae pdptrs. Return true is they are all valid.
531 int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3)
533 gfn_t pdpt_gfn = cr3 >> PAGE_SHIFT;
534 unsigned offset = ((cr3 & (PAGE_SIZE-1)) >> 5) << 2;
537 u64 pdpte[ARRAY_SIZE(mmu->pdptrs)];
539 ret = kvm_read_guest_page_mmu(vcpu, mmu, pdpt_gfn, pdpte,
540 offset * sizeof(u64), sizeof(pdpte),
541 PFERR_USER_MASK|PFERR_WRITE_MASK);
546 for (i = 0; i < ARRAY_SIZE(pdpte); ++i) {
547 if ((pdpte[i] & PT_PRESENT_MASK) &&
549 vcpu->arch.mmu.guest_rsvd_check.rsvd_bits_mask[0][2])) {
556 memcpy(mmu->pdptrs, pdpte, sizeof(mmu->pdptrs));
557 __set_bit(VCPU_EXREG_PDPTR,
558 (unsigned long *)&vcpu->arch.regs_avail);
559 __set_bit(VCPU_EXREG_PDPTR,
560 (unsigned long *)&vcpu->arch.regs_dirty);
565 EXPORT_SYMBOL_GPL(load_pdptrs);
567 static bool pdptrs_changed(struct kvm_vcpu *vcpu)
569 u64 pdpte[ARRAY_SIZE(vcpu->arch.walk_mmu->pdptrs)];
575 if (is_long_mode(vcpu) || !is_pae(vcpu))
578 if (!test_bit(VCPU_EXREG_PDPTR,
579 (unsigned long *)&vcpu->arch.regs_avail))
582 gfn = (kvm_read_cr3(vcpu) & ~31u) >> PAGE_SHIFT;
583 offset = (kvm_read_cr3(vcpu) & ~31u) & (PAGE_SIZE - 1);
584 r = kvm_read_nested_guest_page(vcpu, gfn, pdpte, offset, sizeof(pdpte),
585 PFERR_USER_MASK | PFERR_WRITE_MASK);
588 changed = memcmp(pdpte, vcpu->arch.walk_mmu->pdptrs, sizeof(pdpte)) != 0;
594 int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
596 unsigned long old_cr0 = kvm_read_cr0(vcpu);
597 unsigned long update_bits = X86_CR0_PG | X86_CR0_WP;
602 if (cr0 & 0xffffffff00000000UL)
606 cr0 &= ~CR0_RESERVED_BITS;
608 if ((cr0 & X86_CR0_NW) && !(cr0 & X86_CR0_CD))
611 if ((cr0 & X86_CR0_PG) && !(cr0 & X86_CR0_PE))
614 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
616 if ((vcpu->arch.efer & EFER_LME)) {
621 kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
626 if (is_pae(vcpu) && !load_pdptrs(vcpu, vcpu->arch.walk_mmu,
631 if (!(cr0 & X86_CR0_PG) && kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE))
634 kvm_x86_ops->set_cr0(vcpu, cr0);
636 if ((cr0 ^ old_cr0) & X86_CR0_PG) {
637 kvm_clear_async_pf_completion_queue(vcpu);
638 kvm_async_pf_hash_reset(vcpu);
641 if ((cr0 ^ old_cr0) & update_bits)
642 kvm_mmu_reset_context(vcpu);
644 if (((cr0 ^ old_cr0) & X86_CR0_CD) &&
645 kvm_arch_has_noncoherent_dma(vcpu->kvm) &&
646 !kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
647 kvm_zap_gfn_range(vcpu->kvm, 0, ~0ULL);
651 EXPORT_SYMBOL_GPL(kvm_set_cr0);
653 void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw)
655 (void)kvm_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~0x0eul) | (msw & 0x0f));
657 EXPORT_SYMBOL_GPL(kvm_lmsw);
659 static void kvm_load_guest_xcr0(struct kvm_vcpu *vcpu)
661 if (kvm_read_cr4_bits(vcpu, X86_CR4_OSXSAVE) &&
662 !vcpu->guest_xcr0_loaded) {
663 /* kvm_set_xcr() also depends on this */
664 xsetbv(XCR_XFEATURE_ENABLED_MASK, vcpu->arch.xcr0);
665 vcpu->guest_xcr0_loaded = 1;
669 static void kvm_put_guest_xcr0(struct kvm_vcpu *vcpu)
671 if (vcpu->guest_xcr0_loaded) {
672 if (vcpu->arch.xcr0 != host_xcr0)
673 xsetbv(XCR_XFEATURE_ENABLED_MASK, host_xcr0);
674 vcpu->guest_xcr0_loaded = 0;
678 static int __kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr)
681 u64 old_xcr0 = vcpu->arch.xcr0;
684 /* Only support XCR_XFEATURE_ENABLED_MASK(xcr0) now */
685 if (index != XCR_XFEATURE_ENABLED_MASK)
687 if (!(xcr0 & XFEATURE_MASK_FP))
689 if ((xcr0 & XFEATURE_MASK_YMM) && !(xcr0 & XFEATURE_MASK_SSE))
693 * Do not allow the guest to set bits that we do not support
694 * saving. However, xcr0 bit 0 is always set, even if the
695 * emulated CPU does not support XSAVE (see fx_init).
697 valid_bits = vcpu->arch.guest_supported_xcr0 | XFEATURE_MASK_FP;
698 if (xcr0 & ~valid_bits)
701 if ((!(xcr0 & XFEATURE_MASK_BNDREGS)) !=
702 (!(xcr0 & XFEATURE_MASK_BNDCSR)))
705 if (xcr0 & XFEATURE_MASK_AVX512) {
706 if (!(xcr0 & XFEATURE_MASK_YMM))
708 if ((xcr0 & XFEATURE_MASK_AVX512) != XFEATURE_MASK_AVX512)
711 vcpu->arch.xcr0 = xcr0;
713 if ((xcr0 ^ old_xcr0) & XFEATURE_MASK_EXTEND)
714 kvm_update_cpuid(vcpu);
718 int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr)
720 if (kvm_x86_ops->get_cpl(vcpu) != 0 ||
721 __kvm_set_xcr(vcpu, index, xcr)) {
722 kvm_inject_gp(vcpu, 0);
727 EXPORT_SYMBOL_GPL(kvm_set_xcr);
729 int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
731 unsigned long old_cr4 = kvm_read_cr4(vcpu);
732 unsigned long pdptr_bits = X86_CR4_PGE | X86_CR4_PSE | X86_CR4_PAE |
733 X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE;
735 if (cr4 & CR4_RESERVED_BITS)
738 if (!guest_cpuid_has_xsave(vcpu) && (cr4 & X86_CR4_OSXSAVE))
741 if (!guest_cpuid_has_smep(vcpu) && (cr4 & X86_CR4_SMEP))
744 if (!guest_cpuid_has_smap(vcpu) && (cr4 & X86_CR4_SMAP))
747 if (!guest_cpuid_has_fsgsbase(vcpu) && (cr4 & X86_CR4_FSGSBASE))
750 if (!guest_cpuid_has_pku(vcpu) && (cr4 & X86_CR4_PKE))
753 if (is_long_mode(vcpu)) {
754 if (!(cr4 & X86_CR4_PAE))
756 } else if (is_paging(vcpu) && (cr4 & X86_CR4_PAE)
757 && ((cr4 ^ old_cr4) & pdptr_bits)
758 && !load_pdptrs(vcpu, vcpu->arch.walk_mmu,
762 if ((cr4 & X86_CR4_PCIDE) && !(old_cr4 & X86_CR4_PCIDE)) {
763 if (!guest_cpuid_has_pcid(vcpu))
766 /* PCID can not be enabled when cr3[11:0]!=000H or EFER.LMA=0 */
767 if ((kvm_read_cr3(vcpu) & X86_CR3_PCID_MASK) || !is_long_mode(vcpu))
771 if (kvm_x86_ops->set_cr4(vcpu, cr4))
774 if (((cr4 ^ old_cr4) & pdptr_bits) ||
775 (!(cr4 & X86_CR4_PCIDE) && (old_cr4 & X86_CR4_PCIDE)))
776 kvm_mmu_reset_context(vcpu);
778 if ((cr4 ^ old_cr4) & (X86_CR4_OSXSAVE | X86_CR4_PKE))
779 kvm_update_cpuid(vcpu);
783 EXPORT_SYMBOL_GPL(kvm_set_cr4);
785 int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
788 cr3 &= ~CR3_PCID_INVD;
791 if (cr3 == kvm_read_cr3(vcpu) && !pdptrs_changed(vcpu)) {
792 kvm_mmu_sync_roots(vcpu);
793 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
797 if (is_long_mode(vcpu)) {
798 if (cr3 & CR3_L_MODE_RESERVED_BITS)
800 } else if (is_pae(vcpu) && is_paging(vcpu) &&
801 !load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3))
804 vcpu->arch.cr3 = cr3;
805 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
806 kvm_mmu_new_cr3(vcpu);
809 EXPORT_SYMBOL_GPL(kvm_set_cr3);
811 int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8)
813 if (cr8 & CR8_RESERVED_BITS)
815 if (lapic_in_kernel(vcpu))
816 kvm_lapic_set_tpr(vcpu, cr8);
818 vcpu->arch.cr8 = cr8;
821 EXPORT_SYMBOL_GPL(kvm_set_cr8);
823 unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu)
825 if (lapic_in_kernel(vcpu))
826 return kvm_lapic_get_cr8(vcpu);
828 return vcpu->arch.cr8;
830 EXPORT_SYMBOL_GPL(kvm_get_cr8);
832 static void kvm_update_dr0123(struct kvm_vcpu *vcpu)
836 if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)) {
837 for (i = 0; i < KVM_NR_DB_REGS; i++)
838 vcpu->arch.eff_db[i] = vcpu->arch.db[i];
839 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_RELOAD;
843 static void kvm_update_dr6(struct kvm_vcpu *vcpu)
845 if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
846 kvm_x86_ops->set_dr6(vcpu, vcpu->arch.dr6);
849 static void kvm_update_dr7(struct kvm_vcpu *vcpu)
853 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
854 dr7 = vcpu->arch.guest_debug_dr7;
856 dr7 = vcpu->arch.dr7;
857 kvm_x86_ops->set_dr7(vcpu, dr7);
858 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_BP_ENABLED;
859 if (dr7 & DR7_BP_EN_MASK)
860 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_BP_ENABLED;
863 static u64 kvm_dr6_fixed(struct kvm_vcpu *vcpu)
865 u64 fixed = DR6_FIXED_1;
867 if (!guest_cpuid_has_rtm(vcpu))
872 static int __kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val)
876 vcpu->arch.db[dr] = val;
877 if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
878 vcpu->arch.eff_db[dr] = val;
883 if (val & 0xffffffff00000000ULL)
885 vcpu->arch.dr6 = (val & DR6_VOLATILE) | kvm_dr6_fixed(vcpu);
886 kvm_update_dr6(vcpu);
891 if (val & 0xffffffff00000000ULL)
893 vcpu->arch.dr7 = (val & DR7_VOLATILE) | DR7_FIXED_1;
894 kvm_update_dr7(vcpu);
901 int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val)
903 if (__kvm_set_dr(vcpu, dr, val)) {
904 kvm_inject_gp(vcpu, 0);
909 EXPORT_SYMBOL_GPL(kvm_set_dr);
911 int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val)
915 *val = vcpu->arch.db[dr];
920 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
921 *val = vcpu->arch.dr6;
923 *val = kvm_x86_ops->get_dr6(vcpu);
928 *val = vcpu->arch.dr7;
933 EXPORT_SYMBOL_GPL(kvm_get_dr);
935 bool kvm_rdpmc(struct kvm_vcpu *vcpu)
937 u32 ecx = kvm_register_read(vcpu, VCPU_REGS_RCX);
941 err = kvm_pmu_rdpmc(vcpu, ecx, &data);
944 kvm_register_write(vcpu, VCPU_REGS_RAX, (u32)data);
945 kvm_register_write(vcpu, VCPU_REGS_RDX, data >> 32);
948 EXPORT_SYMBOL_GPL(kvm_rdpmc);
951 * List of msr numbers which we expose to userspace through KVM_GET_MSRS
952 * and KVM_SET_MSRS, and KVM_GET_MSR_INDEX_LIST.
954 * This list is modified at module load time to reflect the
955 * capabilities of the host cpu. This capabilities test skips MSRs that are
956 * kvm-specific. Those are put in emulated_msrs; filtering of emulated_msrs
957 * may depend on host virtualization features rather than host cpu features.
960 static u32 msrs_to_save[] = {
961 MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
964 MSR_CSTAR, MSR_KERNEL_GS_BASE, MSR_SYSCALL_MASK, MSR_LSTAR,
966 MSR_IA32_TSC, MSR_IA32_CR_PAT, MSR_VM_HSAVE_PA,
967 MSR_IA32_FEATURE_CONTROL, MSR_IA32_BNDCFGS, MSR_TSC_AUX,
970 static unsigned num_msrs_to_save;
972 static u32 emulated_msrs[] = {
973 MSR_KVM_SYSTEM_TIME, MSR_KVM_WALL_CLOCK,
974 MSR_KVM_SYSTEM_TIME_NEW, MSR_KVM_WALL_CLOCK_NEW,
975 HV_X64_MSR_GUEST_OS_ID, HV_X64_MSR_HYPERCALL,
976 HV_X64_MSR_TIME_REF_COUNT, HV_X64_MSR_REFERENCE_TSC,
977 HV_X64_MSR_CRASH_P0, HV_X64_MSR_CRASH_P1, HV_X64_MSR_CRASH_P2,
978 HV_X64_MSR_CRASH_P3, HV_X64_MSR_CRASH_P4, HV_X64_MSR_CRASH_CTL,
981 HV_X64_MSR_VP_RUNTIME,
983 HV_X64_MSR_STIMER0_CONFIG,
984 HV_X64_MSR_APIC_ASSIST_PAGE, MSR_KVM_ASYNC_PF_EN, MSR_KVM_STEAL_TIME,
988 MSR_IA32_TSCDEADLINE,
989 MSR_IA32_MISC_ENABLE,
992 MSR_IA32_MCG_EXT_CTL,
996 static unsigned num_emulated_msrs;
998 bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer)
1000 if (efer & efer_reserved_bits)
1003 if (efer & EFER_FFXSR) {
1004 struct kvm_cpuid_entry2 *feat;
1006 feat = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
1007 if (!feat || !(feat->edx & bit(X86_FEATURE_FXSR_OPT)))
1011 if (efer & EFER_SVME) {
1012 struct kvm_cpuid_entry2 *feat;
1014 feat = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
1015 if (!feat || !(feat->ecx & bit(X86_FEATURE_SVM)))
1021 EXPORT_SYMBOL_GPL(kvm_valid_efer);
1023 static int set_efer(struct kvm_vcpu *vcpu, u64 efer)
1025 u64 old_efer = vcpu->arch.efer;
1027 if (!kvm_valid_efer(vcpu, efer))
1031 && (vcpu->arch.efer & EFER_LME) != (efer & EFER_LME))
1035 efer |= vcpu->arch.efer & EFER_LMA;
1037 kvm_x86_ops->set_efer(vcpu, efer);
1039 /* Update reserved bits */
1040 if ((efer ^ old_efer) & EFER_NX)
1041 kvm_mmu_reset_context(vcpu);
1046 void kvm_enable_efer_bits(u64 mask)
1048 efer_reserved_bits &= ~mask;
1050 EXPORT_SYMBOL_GPL(kvm_enable_efer_bits);
1053 * Writes msr value into into the appropriate "register".
1054 * Returns 0 on success, non-0 otherwise.
1055 * Assumes vcpu_load() was already called.
1057 int kvm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr)
1059 switch (msr->index) {
1062 case MSR_KERNEL_GS_BASE:
1065 if (is_noncanonical_address(msr->data))
1068 case MSR_IA32_SYSENTER_EIP:
1069 case MSR_IA32_SYSENTER_ESP:
1071 * IA32_SYSENTER_ESP and IA32_SYSENTER_EIP cause #GP if
1072 * non-canonical address is written on Intel but not on
1073 * AMD (which ignores the top 32-bits, because it does
1074 * not implement 64-bit SYSENTER).
1076 * 64-bit code should hence be able to write a non-canonical
1077 * value on AMD. Making the address canonical ensures that
1078 * vmentry does not fail on Intel after writing a non-canonical
1079 * value, and that something deterministic happens if the guest
1080 * invokes 64-bit SYSENTER.
1082 msr->data = get_canonical(msr->data);
1084 return kvm_x86_ops->set_msr(vcpu, msr);
1086 EXPORT_SYMBOL_GPL(kvm_set_msr);
1089 * Adapt set_msr() to msr_io()'s calling convention
1091 static int do_get_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
1093 struct msr_data msr;
1097 msr.host_initiated = true;
1098 r = kvm_get_msr(vcpu, &msr);
1106 static int do_set_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
1108 struct msr_data msr;
1112 msr.host_initiated = true;
1113 return kvm_set_msr(vcpu, &msr);
1116 #ifdef CONFIG_X86_64
1117 struct pvclock_gtod_data {
1120 struct { /* extract of a clocksource struct */
1132 static struct pvclock_gtod_data pvclock_gtod_data;
1134 static void update_pvclock_gtod(struct timekeeper *tk)
1136 struct pvclock_gtod_data *vdata = &pvclock_gtod_data;
1139 boot_ns = ktime_to_ns(ktime_add(tk->tkr_mono.base, tk->offs_boot));
1141 write_seqcount_begin(&vdata->seq);
1143 /* copy pvclock gtod data */
1144 vdata->clock.vclock_mode = tk->tkr_mono.clock->archdata.vclock_mode;
1145 vdata->clock.cycle_last = tk->tkr_mono.cycle_last;
1146 vdata->clock.mask = tk->tkr_mono.mask;
1147 vdata->clock.mult = tk->tkr_mono.mult;
1148 vdata->clock.shift = tk->tkr_mono.shift;
1150 vdata->boot_ns = boot_ns;
1151 vdata->nsec_base = tk->tkr_mono.xtime_nsec;
1153 write_seqcount_end(&vdata->seq);
1157 void kvm_set_pending_timer(struct kvm_vcpu *vcpu)
1160 * Note: KVM_REQ_PENDING_TIMER is implicitly checked in
1161 * vcpu_enter_guest. This function is only called from
1162 * the physical CPU that is running vcpu.
1164 kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
1167 static void kvm_write_wall_clock(struct kvm *kvm, gpa_t wall_clock)
1171 struct pvclock_wall_clock wc;
1172 struct timespec64 boot;
1177 r = kvm_read_guest(kvm, wall_clock, &version, sizeof(version));
1182 ++version; /* first time write, random junk */
1186 if (kvm_write_guest(kvm, wall_clock, &version, sizeof(version)))
1190 * The guest calculates current wall clock time by adding
1191 * system time (updated by kvm_guest_time_update below) to the
1192 * wall clock specified here. guest system time equals host
1193 * system time for us, thus we must fill in host boot time here.
1195 getboottime64(&boot);
1197 if (kvm->arch.kvmclock_offset) {
1198 struct timespec64 ts = ns_to_timespec64(kvm->arch.kvmclock_offset);
1199 boot = timespec64_sub(boot, ts);
1201 wc.sec = (u32)boot.tv_sec; /* overflow in 2106 guest time */
1202 wc.nsec = boot.tv_nsec;
1203 wc.version = version;
1205 kvm_write_guest(kvm, wall_clock, &wc, sizeof(wc));
1208 kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
1211 static uint32_t div_frac(uint32_t dividend, uint32_t divisor)
1213 do_shl32_div32(dividend, divisor);
1217 static void kvm_get_time_scale(uint64_t scaled_hz, uint64_t base_hz,
1218 s8 *pshift, u32 *pmultiplier)
1226 scaled64 = scaled_hz;
1227 while (tps64 > scaled64*2 || tps64 & 0xffffffff00000000ULL) {
1232 tps32 = (uint32_t)tps64;
1233 while (tps32 <= scaled64 || scaled64 & 0xffffffff00000000ULL) {
1234 if (scaled64 & 0xffffffff00000000ULL || tps32 & 0x80000000)
1242 *pmultiplier = div_frac(scaled64, tps32);
1244 pr_debug("%s: base_hz %llu => %llu, shift %d, mul %u\n",
1245 __func__, base_hz, scaled_hz, shift, *pmultiplier);
1248 #ifdef CONFIG_X86_64
1249 static atomic_t kvm_guest_has_master_clock = ATOMIC_INIT(0);
1252 static DEFINE_PER_CPU(unsigned long, cpu_tsc_khz);
1253 static unsigned long max_tsc_khz;
1255 static u32 adjust_tsc_khz(u32 khz, s32 ppm)
1257 u64 v = (u64)khz * (1000000 + ppm);
1262 static int set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
1266 /* Guest TSC same frequency as host TSC? */
1268 vcpu->arch.tsc_scaling_ratio = kvm_default_tsc_scaling_ratio;
1272 /* TSC scaling supported? */
1273 if (!kvm_has_tsc_control) {
1274 if (user_tsc_khz > tsc_khz) {
1275 vcpu->arch.tsc_catchup = 1;
1276 vcpu->arch.tsc_always_catchup = 1;
1279 WARN(1, "user requested TSC rate below hardware speed\n");
1284 /* TSC scaling required - calculate ratio */
1285 ratio = mul_u64_u32_div(1ULL << kvm_tsc_scaling_ratio_frac_bits,
1286 user_tsc_khz, tsc_khz);
1288 if (ratio == 0 || ratio >= kvm_max_tsc_scaling_ratio) {
1289 WARN_ONCE(1, "Invalid TSC scaling ratio - virtual-tsc-khz=%u\n",
1294 vcpu->arch.tsc_scaling_ratio = ratio;
1298 static int kvm_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz)
1300 u32 thresh_lo, thresh_hi;
1301 int use_scaling = 0;
1303 /* tsc_khz can be zero if TSC calibration fails */
1304 if (user_tsc_khz == 0) {
1305 /* set tsc_scaling_ratio to a safe value */
1306 vcpu->arch.tsc_scaling_ratio = kvm_default_tsc_scaling_ratio;
1310 /* Compute a scale to convert nanoseconds in TSC cycles */
1311 kvm_get_time_scale(user_tsc_khz * 1000LL, NSEC_PER_SEC,
1312 &vcpu->arch.virtual_tsc_shift,
1313 &vcpu->arch.virtual_tsc_mult);
1314 vcpu->arch.virtual_tsc_khz = user_tsc_khz;
1317 * Compute the variation in TSC rate which is acceptable
1318 * within the range of tolerance and decide if the
1319 * rate being applied is within that bounds of the hardware
1320 * rate. If so, no scaling or compensation need be done.
1322 thresh_lo = adjust_tsc_khz(tsc_khz, -tsc_tolerance_ppm);
1323 thresh_hi = adjust_tsc_khz(tsc_khz, tsc_tolerance_ppm);
1324 if (user_tsc_khz < thresh_lo || user_tsc_khz > thresh_hi) {
1325 pr_debug("kvm: requested TSC rate %u falls outside tolerance [%u,%u]\n", user_tsc_khz, thresh_lo, thresh_hi);
1328 return set_tsc_khz(vcpu, user_tsc_khz, use_scaling);
1331 static u64 compute_guest_tsc(struct kvm_vcpu *vcpu, s64 kernel_ns)
1333 u64 tsc = pvclock_scale_delta(kernel_ns-vcpu->arch.this_tsc_nsec,
1334 vcpu->arch.virtual_tsc_mult,
1335 vcpu->arch.virtual_tsc_shift);
1336 tsc += vcpu->arch.this_tsc_write;
1340 static void kvm_track_tsc_matching(struct kvm_vcpu *vcpu)
1342 #ifdef CONFIG_X86_64
1344 struct kvm_arch *ka = &vcpu->kvm->arch;
1345 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
1347 vcpus_matched = (ka->nr_vcpus_matched_tsc + 1 ==
1348 atomic_read(&vcpu->kvm->online_vcpus));
1351 * Once the masterclock is enabled, always perform request in
1352 * order to update it.
1354 * In order to enable masterclock, the host clocksource must be TSC
1355 * and the vcpus need to have matched TSCs. When that happens,
1356 * perform request to enable masterclock.
1358 if (ka->use_master_clock ||
1359 (gtod->clock.vclock_mode == VCLOCK_TSC && vcpus_matched))
1360 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
1362 trace_kvm_track_tsc(vcpu->vcpu_id, ka->nr_vcpus_matched_tsc,
1363 atomic_read(&vcpu->kvm->online_vcpus),
1364 ka->use_master_clock, gtod->clock.vclock_mode);
1368 static void update_ia32_tsc_adjust_msr(struct kvm_vcpu *vcpu, s64 offset)
1370 u64 curr_offset = vcpu->arch.tsc_offset;
1371 vcpu->arch.ia32_tsc_adjust_msr += offset - curr_offset;
1375 * Multiply tsc by a fixed point number represented by ratio.
1377 * The most significant 64-N bits (mult) of ratio represent the
1378 * integral part of the fixed point number; the remaining N bits
1379 * (frac) represent the fractional part, ie. ratio represents a fixed
1380 * point number (mult + frac * 2^(-N)).
1382 * N equals to kvm_tsc_scaling_ratio_frac_bits.
1384 static inline u64 __scale_tsc(u64 ratio, u64 tsc)
1386 return mul_u64_u64_shr(tsc, ratio, kvm_tsc_scaling_ratio_frac_bits);
1389 u64 kvm_scale_tsc(struct kvm_vcpu *vcpu, u64 tsc)
1392 u64 ratio = vcpu->arch.tsc_scaling_ratio;
1394 if (ratio != kvm_default_tsc_scaling_ratio)
1395 _tsc = __scale_tsc(ratio, tsc);
1399 EXPORT_SYMBOL_GPL(kvm_scale_tsc);
1401 static u64 kvm_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
1405 tsc = kvm_scale_tsc(vcpu, rdtsc());
1407 return target_tsc - tsc;
1410 u64 kvm_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
1412 return kvm_x86_ops->read_l1_tsc(vcpu, kvm_scale_tsc(vcpu, host_tsc));
1414 EXPORT_SYMBOL_GPL(kvm_read_l1_tsc);
1416 static void kvm_vcpu_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
1418 kvm_x86_ops->write_tsc_offset(vcpu, offset);
1419 vcpu->arch.tsc_offset = offset;
1422 void kvm_write_tsc(struct kvm_vcpu *vcpu, struct msr_data *msr)
1424 struct kvm *kvm = vcpu->kvm;
1425 u64 offset, ns, elapsed;
1426 unsigned long flags;
1429 bool already_matched;
1430 u64 data = msr->data;
1432 raw_spin_lock_irqsave(&kvm->arch.tsc_write_lock, flags);
1433 offset = kvm_compute_tsc_offset(vcpu, data);
1434 ns = get_kernel_ns();
1435 elapsed = ns - kvm->arch.last_tsc_nsec;
1437 if (vcpu->arch.virtual_tsc_khz) {
1440 /* n.b - signed multiplication and division required */
1441 usdiff = data - kvm->arch.last_tsc_write;
1442 #ifdef CONFIG_X86_64
1443 usdiff = (usdiff * 1000) / vcpu->arch.virtual_tsc_khz;
1445 /* do_div() only does unsigned */
1446 asm("1: idivl %[divisor]\n"
1447 "2: xor %%edx, %%edx\n"
1448 " movl $0, %[faulted]\n"
1450 ".section .fixup,\"ax\"\n"
1451 "4: movl $1, %[faulted]\n"
1455 _ASM_EXTABLE(1b, 4b)
1457 : "=A"(usdiff), [faulted] "=r" (faulted)
1458 : "A"(usdiff * 1000), [divisor] "rm"(vcpu->arch.virtual_tsc_khz));
1461 do_div(elapsed, 1000);
1466 /* idivl overflow => difference is larger than USEC_PER_SEC */
1468 usdiff = USEC_PER_SEC;
1470 usdiff = USEC_PER_SEC; /* disable TSC match window below */
1473 * Special case: TSC write with a small delta (1 second) of virtual
1474 * cycle time against real time is interpreted as an attempt to
1475 * synchronize the CPU.
1477 * For a reliable TSC, we can match TSC offsets, and for an unstable
1478 * TSC, we add elapsed time in this computation. We could let the
1479 * compensation code attempt to catch up if we fall behind, but
1480 * it's better to try to match offsets from the beginning.
1482 if (usdiff < USEC_PER_SEC &&
1483 vcpu->arch.virtual_tsc_khz == kvm->arch.last_tsc_khz) {
1484 if (!check_tsc_unstable()) {
1485 offset = kvm->arch.cur_tsc_offset;
1486 pr_debug("kvm: matched tsc offset for %llu\n", data);
1488 u64 delta = nsec_to_cycles(vcpu, elapsed);
1490 offset = kvm_compute_tsc_offset(vcpu, data);
1491 pr_debug("kvm: adjusted tsc offset by %llu\n", delta);
1494 already_matched = (vcpu->arch.this_tsc_generation == kvm->arch.cur_tsc_generation);
1497 * We split periods of matched TSC writes into generations.
1498 * For each generation, we track the original measured
1499 * nanosecond time, offset, and write, so if TSCs are in
1500 * sync, we can match exact offset, and if not, we can match
1501 * exact software computation in compute_guest_tsc()
1503 * These values are tracked in kvm->arch.cur_xxx variables.
1505 kvm->arch.cur_tsc_generation++;
1506 kvm->arch.cur_tsc_nsec = ns;
1507 kvm->arch.cur_tsc_write = data;
1508 kvm->arch.cur_tsc_offset = offset;
1510 pr_debug("kvm: new tsc generation %llu, clock %llu\n",
1511 kvm->arch.cur_tsc_generation, data);
1515 * We also track th most recent recorded KHZ, write and time to
1516 * allow the matching interval to be extended at each write.
1518 kvm->arch.last_tsc_nsec = ns;
1519 kvm->arch.last_tsc_write = data;
1520 kvm->arch.last_tsc_khz = vcpu->arch.virtual_tsc_khz;
1522 vcpu->arch.last_guest_tsc = data;
1524 /* Keep track of which generation this VCPU has synchronized to */
1525 vcpu->arch.this_tsc_generation = kvm->arch.cur_tsc_generation;
1526 vcpu->arch.this_tsc_nsec = kvm->arch.cur_tsc_nsec;
1527 vcpu->arch.this_tsc_write = kvm->arch.cur_tsc_write;
1529 if (guest_cpuid_has_tsc_adjust(vcpu) && !msr->host_initiated)
1530 update_ia32_tsc_adjust_msr(vcpu, offset);
1531 kvm_vcpu_write_tsc_offset(vcpu, offset);
1532 raw_spin_unlock_irqrestore(&kvm->arch.tsc_write_lock, flags);
1534 spin_lock(&kvm->arch.pvclock_gtod_sync_lock);
1536 kvm->arch.nr_vcpus_matched_tsc = 0;
1537 } else if (!already_matched) {
1538 kvm->arch.nr_vcpus_matched_tsc++;
1541 kvm_track_tsc_matching(vcpu);
1542 spin_unlock(&kvm->arch.pvclock_gtod_sync_lock);
1545 EXPORT_SYMBOL_GPL(kvm_write_tsc);
1547 static inline void adjust_tsc_offset_guest(struct kvm_vcpu *vcpu,
1550 kvm_x86_ops->adjust_tsc_offset_guest(vcpu, adjustment);
1553 static inline void adjust_tsc_offset_host(struct kvm_vcpu *vcpu, s64 adjustment)
1555 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio)
1556 WARN_ON(adjustment < 0);
1557 adjustment = kvm_scale_tsc(vcpu, (u64) adjustment);
1558 kvm_x86_ops->adjust_tsc_offset_guest(vcpu, adjustment);
1561 #ifdef CONFIG_X86_64
1563 static cycle_t read_tsc(void)
1565 cycle_t ret = (cycle_t)rdtsc_ordered();
1566 u64 last = pvclock_gtod_data.clock.cycle_last;
1568 if (likely(ret >= last))
1572 * GCC likes to generate cmov here, but this branch is extremely
1573 * predictable (it's just a function of time and the likely is
1574 * very likely) and there's a data dependence, so force GCC
1575 * to generate a branch instead. I don't barrier() because
1576 * we don't actually need a barrier, and if this function
1577 * ever gets inlined it will generate worse code.
1583 static inline u64 vgettsc(cycle_t *cycle_now)
1586 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
1588 *cycle_now = read_tsc();
1590 v = (*cycle_now - gtod->clock.cycle_last) & gtod->clock.mask;
1591 return v * gtod->clock.mult;
1594 static int do_monotonic_boot(s64 *t, cycle_t *cycle_now)
1596 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
1602 seq = read_seqcount_begin(>od->seq);
1603 mode = gtod->clock.vclock_mode;
1604 ns = gtod->nsec_base;
1605 ns += vgettsc(cycle_now);
1606 ns >>= gtod->clock.shift;
1607 ns += gtod->boot_ns;
1608 } while (unlikely(read_seqcount_retry(>od->seq, seq)));
1614 /* returns true if host is using tsc clocksource */
1615 static bool kvm_get_time_and_clockread(s64 *kernel_ns, cycle_t *cycle_now)
1617 /* checked again under seqlock below */
1618 if (pvclock_gtod_data.clock.vclock_mode != VCLOCK_TSC)
1621 return do_monotonic_boot(kernel_ns, cycle_now) == VCLOCK_TSC;
1627 * Assuming a stable TSC across physical CPUS, and a stable TSC
1628 * across virtual CPUs, the following condition is possible.
1629 * Each numbered line represents an event visible to both
1630 * CPUs at the next numbered event.
1632 * "timespecX" represents host monotonic time. "tscX" represents
1635 * VCPU0 on CPU0 | VCPU1 on CPU1
1637 * 1. read timespec0,tsc0
1638 * 2. | timespec1 = timespec0 + N
1640 * 3. transition to guest | transition to guest
1641 * 4. ret0 = timespec0 + (rdtsc - tsc0) |
1642 * 5. | ret1 = timespec1 + (rdtsc - tsc1)
1643 * | ret1 = timespec0 + N + (rdtsc - (tsc0 + M))
1645 * Since ret0 update is visible to VCPU1 at time 5, to obey monotonicity:
1648 * - timespec0 + (rdtsc - tsc0) < timespec0 + N + (rdtsc - (tsc0 + M))
1650 * - 0 < N - M => M < N
1652 * That is, when timespec0 != timespec1, M < N. Unfortunately that is not
1653 * always the case (the difference between two distinct xtime instances
1654 * might be smaller then the difference between corresponding TSC reads,
1655 * when updating guest vcpus pvclock areas).
1657 * To avoid that problem, do not allow visibility of distinct
1658 * system_timestamp/tsc_timestamp values simultaneously: use a master
1659 * copy of host monotonic time values. Update that master copy
1662 * Rely on synchronization of host TSCs and guest TSCs for monotonicity.
1666 static void pvclock_update_vm_gtod_copy(struct kvm *kvm)
1668 #ifdef CONFIG_X86_64
1669 struct kvm_arch *ka = &kvm->arch;
1671 bool host_tsc_clocksource, vcpus_matched;
1673 vcpus_matched = (ka->nr_vcpus_matched_tsc + 1 ==
1674 atomic_read(&kvm->online_vcpus));
1677 * If the host uses TSC clock, then passthrough TSC as stable
1680 host_tsc_clocksource = kvm_get_time_and_clockread(
1681 &ka->master_kernel_ns,
1682 &ka->master_cycle_now);
1684 ka->use_master_clock = host_tsc_clocksource && vcpus_matched
1685 && !backwards_tsc_observed
1686 && !ka->boot_vcpu_runs_old_kvmclock;
1688 if (ka->use_master_clock)
1689 atomic_set(&kvm_guest_has_master_clock, 1);
1691 vclock_mode = pvclock_gtod_data.clock.vclock_mode;
1692 trace_kvm_update_master_clock(ka->use_master_clock, vclock_mode,
1697 void kvm_make_mclock_inprogress_request(struct kvm *kvm)
1699 kvm_make_all_cpus_request(kvm, KVM_REQ_MCLOCK_INPROGRESS);
1702 static void kvm_gen_update_masterclock(struct kvm *kvm)
1704 #ifdef CONFIG_X86_64
1706 struct kvm_vcpu *vcpu;
1707 struct kvm_arch *ka = &kvm->arch;
1709 spin_lock(&ka->pvclock_gtod_sync_lock);
1710 kvm_make_mclock_inprogress_request(kvm);
1711 /* no guest entries from this point */
1712 pvclock_update_vm_gtod_copy(kvm);
1714 kvm_for_each_vcpu(i, vcpu, kvm)
1715 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
1717 /* guest entries allowed */
1718 kvm_for_each_vcpu(i, vcpu, kvm)
1719 clear_bit(KVM_REQ_MCLOCK_INPROGRESS, &vcpu->requests);
1721 spin_unlock(&ka->pvclock_gtod_sync_lock);
1725 static void kvm_setup_pvclock_page(struct kvm_vcpu *v)
1727 struct kvm_vcpu_arch *vcpu = &v->arch;
1728 struct pvclock_vcpu_time_info guest_hv_clock;
1730 if (unlikely(kvm_read_guest_cached(v->kvm, &vcpu->pv_time,
1731 &guest_hv_clock, sizeof(guest_hv_clock))))
1734 /* This VCPU is paused, but it's legal for a guest to read another
1735 * VCPU's kvmclock, so we really have to follow the specification where
1736 * it says that version is odd if data is being modified, and even after
1739 * Version field updates must be kept separate. This is because
1740 * kvm_write_guest_cached might use a "rep movs" instruction, and
1741 * writes within a string instruction are weakly ordered. So there
1742 * are three writes overall.
1744 * As a small optimization, only write the version field in the first
1745 * and third write. The vcpu->pv_time cache is still valid, because the
1746 * version field is the first in the struct.
1748 BUILD_BUG_ON(offsetof(struct pvclock_vcpu_time_info, version) != 0);
1750 vcpu->hv_clock.version = guest_hv_clock.version + 1;
1751 kvm_write_guest_cached(v->kvm, &vcpu->pv_time,
1753 sizeof(vcpu->hv_clock.version));
1757 /* retain PVCLOCK_GUEST_STOPPED if set in guest copy */
1758 vcpu->hv_clock.flags |= (guest_hv_clock.flags & PVCLOCK_GUEST_STOPPED);
1760 if (vcpu->pvclock_set_guest_stopped_request) {
1761 vcpu->hv_clock.flags |= PVCLOCK_GUEST_STOPPED;
1762 vcpu->pvclock_set_guest_stopped_request = false;
1765 trace_kvm_pvclock_update(v->vcpu_id, &vcpu->hv_clock);
1767 kvm_write_guest_cached(v->kvm, &vcpu->pv_time,
1769 sizeof(vcpu->hv_clock));
1773 vcpu->hv_clock.version++;
1774 kvm_write_guest_cached(v->kvm, &vcpu->pv_time,
1776 sizeof(vcpu->hv_clock.version));
1779 static int kvm_guest_time_update(struct kvm_vcpu *v)
1781 unsigned long flags, tgt_tsc_khz;
1782 struct kvm_vcpu_arch *vcpu = &v->arch;
1783 struct kvm_arch *ka = &v->kvm->arch;
1785 u64 tsc_timestamp, host_tsc;
1787 bool use_master_clock;
1793 * If the host uses TSC clock, then passthrough TSC as stable
1796 spin_lock(&ka->pvclock_gtod_sync_lock);
1797 use_master_clock = ka->use_master_clock;
1798 if (use_master_clock) {
1799 host_tsc = ka->master_cycle_now;
1800 kernel_ns = ka->master_kernel_ns;
1802 spin_unlock(&ka->pvclock_gtod_sync_lock);
1804 /* Keep irq disabled to prevent changes to the clock */
1805 local_irq_save(flags);
1806 tgt_tsc_khz = __this_cpu_read(cpu_tsc_khz);
1807 if (unlikely(tgt_tsc_khz == 0)) {
1808 local_irq_restore(flags);
1809 kvm_make_request(KVM_REQ_CLOCK_UPDATE, v);
1812 if (!use_master_clock) {
1814 kernel_ns = get_kernel_ns();
1817 tsc_timestamp = kvm_read_l1_tsc(v, host_tsc);
1820 * We may have to catch up the TSC to match elapsed wall clock
1821 * time for two reasons, even if kvmclock is used.
1822 * 1) CPU could have been running below the maximum TSC rate
1823 * 2) Broken TSC compensation resets the base at each VCPU
1824 * entry to avoid unknown leaps of TSC even when running
1825 * again on the same CPU. This may cause apparent elapsed
1826 * time to disappear, and the guest to stand still or run
1829 if (vcpu->tsc_catchup) {
1830 u64 tsc = compute_guest_tsc(v, kernel_ns);
1831 if (tsc > tsc_timestamp) {
1832 adjust_tsc_offset_guest(v, tsc - tsc_timestamp);
1833 tsc_timestamp = tsc;
1837 local_irq_restore(flags);
1839 /* With all the info we got, fill in the values */
1841 if (kvm_has_tsc_control)
1842 tgt_tsc_khz = kvm_scale_tsc(v, tgt_tsc_khz);
1844 if (unlikely(vcpu->hw_tsc_khz != tgt_tsc_khz)) {
1845 kvm_get_time_scale(NSEC_PER_SEC, tgt_tsc_khz * 1000LL,
1846 &vcpu->hv_clock.tsc_shift,
1847 &vcpu->hv_clock.tsc_to_system_mul);
1848 vcpu->hw_tsc_khz = tgt_tsc_khz;
1851 vcpu->hv_clock.tsc_timestamp = tsc_timestamp;
1852 vcpu->hv_clock.system_time = kernel_ns + v->kvm->arch.kvmclock_offset;
1853 vcpu->last_guest_tsc = tsc_timestamp;
1855 /* If the host uses TSC clocksource, then it is stable */
1857 if (use_master_clock)
1858 pvclock_flags |= PVCLOCK_TSC_STABLE_BIT;
1860 vcpu->hv_clock.flags = pvclock_flags;
1862 if (!vcpu->pv_time_enabled)
1865 kvm_setup_pvclock_page(v);
1870 * kvmclock updates which are isolated to a given vcpu, such as
1871 * vcpu->cpu migration, should not allow system_timestamp from
1872 * the rest of the vcpus to remain static. Otherwise ntp frequency
1873 * correction applies to one vcpu's system_timestamp but not
1876 * So in those cases, request a kvmclock update for all vcpus.
1877 * We need to rate-limit these requests though, as they can
1878 * considerably slow guests that have a large number of vcpus.
1879 * The time for a remote vcpu to update its kvmclock is bound
1880 * by the delay we use to rate-limit the updates.
1883 #define KVMCLOCK_UPDATE_DELAY msecs_to_jiffies(100)
1885 static void kvmclock_update_fn(struct work_struct *work)
1888 struct delayed_work *dwork = to_delayed_work(work);
1889 struct kvm_arch *ka = container_of(dwork, struct kvm_arch,
1890 kvmclock_update_work);
1891 struct kvm *kvm = container_of(ka, struct kvm, arch);
1892 struct kvm_vcpu *vcpu;
1894 kvm_for_each_vcpu(i, vcpu, kvm) {
1895 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
1896 kvm_vcpu_kick(vcpu);
1900 static void kvm_gen_kvmclock_update(struct kvm_vcpu *v)
1902 struct kvm *kvm = v->kvm;
1904 kvm_make_request(KVM_REQ_CLOCK_UPDATE, v);
1905 schedule_delayed_work(&kvm->arch.kvmclock_update_work,
1906 KVMCLOCK_UPDATE_DELAY);
1909 #define KVMCLOCK_SYNC_PERIOD (300 * HZ)
1911 static void kvmclock_sync_fn(struct work_struct *work)
1913 struct delayed_work *dwork = to_delayed_work(work);
1914 struct kvm_arch *ka = container_of(dwork, struct kvm_arch,
1915 kvmclock_sync_work);
1916 struct kvm *kvm = container_of(ka, struct kvm, arch);
1918 if (!kvmclock_periodic_sync)
1921 schedule_delayed_work(&kvm->arch.kvmclock_update_work, 0);
1922 schedule_delayed_work(&kvm->arch.kvmclock_sync_work,
1923 KVMCLOCK_SYNC_PERIOD);
1926 static int set_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 data)
1928 u64 mcg_cap = vcpu->arch.mcg_cap;
1929 unsigned bank_num = mcg_cap & 0xff;
1932 case MSR_IA32_MCG_STATUS:
1933 vcpu->arch.mcg_status = data;
1935 case MSR_IA32_MCG_CTL:
1936 if (!(mcg_cap & MCG_CTL_P))
1938 if (data != 0 && data != ~(u64)0)
1940 vcpu->arch.mcg_ctl = data;
1943 if (msr >= MSR_IA32_MC0_CTL &&
1944 msr < MSR_IA32_MCx_CTL(bank_num)) {
1945 u32 offset = msr - MSR_IA32_MC0_CTL;
1946 /* only 0 or all 1s can be written to IA32_MCi_CTL
1947 * some Linux kernels though clear bit 10 in bank 4 to
1948 * workaround a BIOS/GART TBL issue on AMD K8s, ignore
1949 * this to avoid an uncatched #GP in the guest
1951 if ((offset & 0x3) == 0 &&
1952 data != 0 && (data | (1 << 10)) != ~(u64)0)
1954 vcpu->arch.mce_banks[offset] = data;
1962 static int xen_hvm_config(struct kvm_vcpu *vcpu, u64 data)
1964 struct kvm *kvm = vcpu->kvm;
1965 int lm = is_long_mode(vcpu);
1966 u8 *blob_addr = lm ? (u8 *)(long)kvm->arch.xen_hvm_config.blob_addr_64
1967 : (u8 *)(long)kvm->arch.xen_hvm_config.blob_addr_32;
1968 u8 blob_size = lm ? kvm->arch.xen_hvm_config.blob_size_64
1969 : kvm->arch.xen_hvm_config.blob_size_32;
1970 u32 page_num = data & ~PAGE_MASK;
1971 u64 page_addr = data & PAGE_MASK;
1976 if (page_num >= blob_size)
1979 page = memdup_user(blob_addr + (page_num * PAGE_SIZE), PAGE_SIZE);
1984 if (kvm_vcpu_write_guest(vcpu, page_addr, page, PAGE_SIZE))
1993 static int kvm_pv_enable_async_pf(struct kvm_vcpu *vcpu, u64 data)
1995 gpa_t gpa = data & ~0x3f;
1997 /* Bits 2:5 are reserved, Should be zero */
2001 vcpu->arch.apf.msr_val = data;
2003 if (!(data & KVM_ASYNC_PF_ENABLED)) {
2004 kvm_clear_async_pf_completion_queue(vcpu);
2005 kvm_async_pf_hash_reset(vcpu);
2009 if (kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.apf.data, gpa,
2013 vcpu->arch.apf.send_user_only = !(data & KVM_ASYNC_PF_SEND_ALWAYS);
2014 kvm_async_pf_wakeup_all(vcpu);
2018 static void kvmclock_reset(struct kvm_vcpu *vcpu)
2020 vcpu->arch.pv_time_enabled = false;
2023 static void record_steal_time(struct kvm_vcpu *vcpu)
2025 if (!(vcpu->arch.st.msr_val & KVM_MSR_ENABLED))
2028 if (unlikely(kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.st.stime,
2029 &vcpu->arch.st.steal, sizeof(struct kvm_steal_time))))
2032 if (vcpu->arch.st.steal.version & 1)
2033 vcpu->arch.st.steal.version += 1; /* first time write, random junk */
2035 vcpu->arch.st.steal.version += 1;
2037 kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.st.stime,
2038 &vcpu->arch.st.steal, sizeof(struct kvm_steal_time));
2042 vcpu->arch.st.steal.steal += current->sched_info.run_delay -
2043 vcpu->arch.st.last_steal;
2044 vcpu->arch.st.last_steal = current->sched_info.run_delay;
2046 kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.st.stime,
2047 &vcpu->arch.st.steal, sizeof(struct kvm_steal_time));
2051 vcpu->arch.st.steal.version += 1;
2053 kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.st.stime,
2054 &vcpu->arch.st.steal, sizeof(struct kvm_steal_time));
2057 int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
2060 u32 msr = msr_info->index;
2061 u64 data = msr_info->data;
2064 case MSR_AMD64_NB_CFG:
2065 case MSR_IA32_UCODE_REV:
2066 case MSR_IA32_UCODE_WRITE:
2067 case MSR_VM_HSAVE_PA:
2068 case MSR_AMD64_PATCH_LOADER:
2069 case MSR_AMD64_BU_CFG2:
2073 return set_efer(vcpu, data);
2075 data &= ~(u64)0x40; /* ignore flush filter disable */
2076 data &= ~(u64)0x100; /* ignore ignne emulation enable */
2077 data &= ~(u64)0x8; /* ignore TLB cache disable */
2078 data &= ~(u64)0x40000; /* ignore Mc status write enable */
2080 vcpu_unimpl(vcpu, "unimplemented HWCR wrmsr: 0x%llx\n",
2085 case MSR_FAM10H_MMIO_CONF_BASE:
2087 vcpu_unimpl(vcpu, "unimplemented MMIO_CONF_BASE wrmsr: "
2092 case MSR_IA32_DEBUGCTLMSR:
2094 /* We support the non-activated case already */
2096 } else if (data & ~(DEBUGCTLMSR_LBR | DEBUGCTLMSR_BTF)) {
2097 /* Values other than LBR and BTF are vendor-specific,
2098 thus reserved and should throw a #GP */
2101 vcpu_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTLMSR 0x%llx, nop\n",
2104 case 0x200 ... 0x2ff:
2105 return kvm_mtrr_set_msr(vcpu, msr, data);
2106 case MSR_IA32_APICBASE:
2107 return kvm_set_apic_base(vcpu, msr_info);
2108 case APIC_BASE_MSR ... APIC_BASE_MSR + 0x3ff:
2109 return kvm_x2apic_msr_write(vcpu, msr, data);
2110 case MSR_IA32_TSCDEADLINE:
2111 kvm_set_lapic_tscdeadline_msr(vcpu, data);
2113 case MSR_IA32_TSC_ADJUST:
2114 if (guest_cpuid_has_tsc_adjust(vcpu)) {
2115 if (!msr_info->host_initiated) {
2116 s64 adj = data - vcpu->arch.ia32_tsc_adjust_msr;
2117 adjust_tsc_offset_guest(vcpu, adj);
2119 vcpu->arch.ia32_tsc_adjust_msr = data;
2122 case MSR_IA32_MISC_ENABLE:
2123 vcpu->arch.ia32_misc_enable_msr = data;
2125 case MSR_IA32_SMBASE:
2126 if (!msr_info->host_initiated)
2128 vcpu->arch.smbase = data;
2130 case MSR_KVM_WALL_CLOCK_NEW:
2131 case MSR_KVM_WALL_CLOCK:
2132 vcpu->kvm->arch.wall_clock = data;
2133 kvm_write_wall_clock(vcpu->kvm, data);
2135 case MSR_KVM_SYSTEM_TIME_NEW:
2136 case MSR_KVM_SYSTEM_TIME: {
2138 struct kvm_arch *ka = &vcpu->kvm->arch;
2140 kvmclock_reset(vcpu);
2142 if (vcpu->vcpu_id == 0 && !msr_info->host_initiated) {
2143 bool tmp = (msr == MSR_KVM_SYSTEM_TIME);
2145 if (ka->boot_vcpu_runs_old_kvmclock != tmp)
2146 set_bit(KVM_REQ_MASTERCLOCK_UPDATE,
2149 ka->boot_vcpu_runs_old_kvmclock = tmp;
2152 vcpu->arch.time = data;
2153 kvm_make_request(KVM_REQ_GLOBAL_CLOCK_UPDATE, vcpu);
2155 /* we verify if the enable bit is set... */
2159 gpa_offset = data & ~(PAGE_MASK | 1);
2161 if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
2162 &vcpu->arch.pv_time, data & ~1ULL,
2163 sizeof(struct pvclock_vcpu_time_info)))
2164 vcpu->arch.pv_time_enabled = false;
2166 vcpu->arch.pv_time_enabled = true;
2170 case MSR_KVM_ASYNC_PF_EN:
2171 if (kvm_pv_enable_async_pf(vcpu, data))
2174 case MSR_KVM_STEAL_TIME:
2176 if (unlikely(!sched_info_on()))
2179 if (data & KVM_STEAL_RESERVED_MASK)
2182 if (kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.st.stime,
2183 data & KVM_STEAL_VALID_BITS,
2184 sizeof(struct kvm_steal_time)))
2187 vcpu->arch.st.msr_val = data;
2189 if (!(data & KVM_MSR_ENABLED))
2192 kvm_make_request(KVM_REQ_STEAL_UPDATE, vcpu);
2195 case MSR_KVM_PV_EOI_EN:
2196 if (kvm_lapic_enable_pv_eoi(vcpu, data))
2200 case MSR_IA32_MCG_CTL:
2201 case MSR_IA32_MCG_STATUS:
2202 case MSR_IA32_MC0_CTL ... MSR_IA32_MCx_CTL(KVM_MAX_MCE_BANKS) - 1:
2203 return set_msr_mce(vcpu, msr, data);
2205 case MSR_K7_PERFCTR0 ... MSR_K7_PERFCTR3:
2206 case MSR_P6_PERFCTR0 ... MSR_P6_PERFCTR1:
2207 pr = true; /* fall through */
2208 case MSR_K7_EVNTSEL0 ... MSR_K7_EVNTSEL3:
2209 case MSR_P6_EVNTSEL0 ... MSR_P6_EVNTSEL1:
2210 if (kvm_pmu_is_valid_msr(vcpu, msr))
2211 return kvm_pmu_set_msr(vcpu, msr_info);
2213 if (pr || data != 0)
2214 vcpu_unimpl(vcpu, "disabled perfctr wrmsr: "
2215 "0x%x data 0x%llx\n", msr, data);
2217 case MSR_K7_CLK_CTL:
2219 * Ignore all writes to this no longer documented MSR.
2220 * Writes are only relevant for old K7 processors,
2221 * all pre-dating SVM, but a recommended workaround from
2222 * AMD for these chips. It is possible to specify the
2223 * affected processor models on the command line, hence
2224 * the need to ignore the workaround.
2227 case HV_X64_MSR_GUEST_OS_ID ... HV_X64_MSR_SINT15:
2228 case HV_X64_MSR_CRASH_P0 ... HV_X64_MSR_CRASH_P4:
2229 case HV_X64_MSR_CRASH_CTL:
2230 case HV_X64_MSR_STIMER0_CONFIG ... HV_X64_MSR_STIMER3_COUNT:
2231 return kvm_hv_set_msr_common(vcpu, msr, data,
2232 msr_info->host_initiated);
2233 case MSR_IA32_BBL_CR_CTL3:
2234 /* Drop writes to this legacy MSR -- see rdmsr
2235 * counterpart for further detail.
2237 vcpu_unimpl(vcpu, "ignored wrmsr: 0x%x data %llx\n", msr, data);
2239 case MSR_AMD64_OSVW_ID_LENGTH:
2240 if (!guest_cpuid_has_osvw(vcpu))
2242 vcpu->arch.osvw.length = data;
2244 case MSR_AMD64_OSVW_STATUS:
2245 if (!guest_cpuid_has_osvw(vcpu))
2247 vcpu->arch.osvw.status = data;
2250 if (msr && (msr == vcpu->kvm->arch.xen_hvm_config.msr))
2251 return xen_hvm_config(vcpu, data);
2252 if (kvm_pmu_is_valid_msr(vcpu, msr))
2253 return kvm_pmu_set_msr(vcpu, msr_info);
2255 vcpu_unimpl(vcpu, "unhandled wrmsr: 0x%x data %llx\n",
2259 vcpu_unimpl(vcpu, "ignored wrmsr: 0x%x data %llx\n",
2266 EXPORT_SYMBOL_GPL(kvm_set_msr_common);
2270 * Reads an msr value (of 'msr_index') into 'pdata'.
2271 * Returns 0 on success, non-0 otherwise.
2272 * Assumes vcpu_load() was already called.
2274 int kvm_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr)
2276 return kvm_x86_ops->get_msr(vcpu, msr);
2278 EXPORT_SYMBOL_GPL(kvm_get_msr);
2280 static int get_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
2283 u64 mcg_cap = vcpu->arch.mcg_cap;
2284 unsigned bank_num = mcg_cap & 0xff;
2287 case MSR_IA32_P5_MC_ADDR:
2288 case MSR_IA32_P5_MC_TYPE:
2291 case MSR_IA32_MCG_CAP:
2292 data = vcpu->arch.mcg_cap;
2294 case MSR_IA32_MCG_CTL:
2295 if (!(mcg_cap & MCG_CTL_P))
2297 data = vcpu->arch.mcg_ctl;
2299 case MSR_IA32_MCG_STATUS:
2300 data = vcpu->arch.mcg_status;
2303 if (msr >= MSR_IA32_MC0_CTL &&
2304 msr < MSR_IA32_MCx_CTL(bank_num)) {
2305 u32 offset = msr - MSR_IA32_MC0_CTL;
2306 data = vcpu->arch.mce_banks[offset];
2315 int kvm_get_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
2317 switch (msr_info->index) {
2318 case MSR_IA32_PLATFORM_ID:
2319 case MSR_IA32_EBL_CR_POWERON:
2320 case MSR_IA32_DEBUGCTLMSR:
2321 case MSR_IA32_LASTBRANCHFROMIP:
2322 case MSR_IA32_LASTBRANCHTOIP:
2323 case MSR_IA32_LASTINTFROMIP:
2324 case MSR_IA32_LASTINTTOIP:
2326 case MSR_K8_TSEG_ADDR:
2327 case MSR_K8_TSEG_MASK:
2329 case MSR_VM_HSAVE_PA:
2330 case MSR_K8_INT_PENDING_MSG:
2331 case MSR_AMD64_NB_CFG:
2332 case MSR_FAM10H_MMIO_CONF_BASE:
2333 case MSR_AMD64_BU_CFG2:
2334 case MSR_IA32_PERF_CTL:
2337 case MSR_K7_EVNTSEL0 ... MSR_K7_EVNTSEL3:
2338 case MSR_K7_PERFCTR0 ... MSR_K7_PERFCTR3:
2339 case MSR_P6_PERFCTR0 ... MSR_P6_PERFCTR1:
2340 case MSR_P6_EVNTSEL0 ... MSR_P6_EVNTSEL1:
2341 if (kvm_pmu_is_valid_msr(vcpu, msr_info->index))
2342 return kvm_pmu_get_msr(vcpu, msr_info->index, &msr_info->data);
2345 case MSR_IA32_UCODE_REV:
2346 msr_info->data = 0x100000000ULL;
2349 case 0x200 ... 0x2ff:
2350 return kvm_mtrr_get_msr(vcpu, msr_info->index, &msr_info->data);
2351 case 0xcd: /* fsb frequency */
2355 * MSR_EBC_FREQUENCY_ID
2356 * Conservative value valid for even the basic CPU models.
2357 * Models 0,1: 000 in bits 23:21 indicating a bus speed of
2358 * 100MHz, model 2 000 in bits 18:16 indicating 100MHz,
2359 * and 266MHz for model 3, or 4. Set Core Clock
2360 * Frequency to System Bus Frequency Ratio to 1 (bits
2361 * 31:24) even though these are only valid for CPU
2362 * models > 2, however guests may end up dividing or
2363 * multiplying by zero otherwise.
2365 case MSR_EBC_FREQUENCY_ID:
2366 msr_info->data = 1 << 24;
2368 case MSR_IA32_APICBASE:
2369 msr_info->data = kvm_get_apic_base(vcpu);
2371 case APIC_BASE_MSR ... APIC_BASE_MSR + 0x3ff:
2372 return kvm_x2apic_msr_read(vcpu, msr_info->index, &msr_info->data);
2374 case MSR_IA32_TSCDEADLINE:
2375 msr_info->data = kvm_get_lapic_tscdeadline_msr(vcpu);
2377 case MSR_IA32_TSC_ADJUST:
2378 msr_info->data = (u64)vcpu->arch.ia32_tsc_adjust_msr;
2380 case MSR_IA32_MISC_ENABLE:
2381 msr_info->data = vcpu->arch.ia32_misc_enable_msr;
2383 case MSR_IA32_SMBASE:
2384 if (!msr_info->host_initiated)
2386 msr_info->data = vcpu->arch.smbase;
2388 case MSR_IA32_PERF_STATUS:
2389 /* TSC increment by tick */
2390 msr_info->data = 1000ULL;
2391 /* CPU multiplier */
2392 msr_info->data |= (((uint64_t)4ULL) << 40);
2395 msr_info->data = vcpu->arch.efer;
2397 case MSR_KVM_WALL_CLOCK:
2398 case MSR_KVM_WALL_CLOCK_NEW:
2399 msr_info->data = vcpu->kvm->arch.wall_clock;
2401 case MSR_KVM_SYSTEM_TIME:
2402 case MSR_KVM_SYSTEM_TIME_NEW:
2403 msr_info->data = vcpu->arch.time;
2405 case MSR_KVM_ASYNC_PF_EN:
2406 msr_info->data = vcpu->arch.apf.msr_val;
2408 case MSR_KVM_STEAL_TIME:
2409 msr_info->data = vcpu->arch.st.msr_val;
2411 case MSR_KVM_PV_EOI_EN:
2412 msr_info->data = vcpu->arch.pv_eoi.msr_val;
2414 case MSR_IA32_P5_MC_ADDR:
2415 case MSR_IA32_P5_MC_TYPE:
2416 case MSR_IA32_MCG_CAP:
2417 case MSR_IA32_MCG_CTL:
2418 case MSR_IA32_MCG_STATUS:
2419 case MSR_IA32_MC0_CTL ... MSR_IA32_MCx_CTL(KVM_MAX_MCE_BANKS) - 1:
2420 return get_msr_mce(vcpu, msr_info->index, &msr_info->data);
2421 case MSR_K7_CLK_CTL:
2423 * Provide expected ramp-up count for K7. All other
2424 * are set to zero, indicating minimum divisors for
2427 * This prevents guest kernels on AMD host with CPU
2428 * type 6, model 8 and higher from exploding due to
2429 * the rdmsr failing.
2431 msr_info->data = 0x20000000;
2433 case HV_X64_MSR_GUEST_OS_ID ... HV_X64_MSR_SINT15:
2434 case HV_X64_MSR_CRASH_P0 ... HV_X64_MSR_CRASH_P4:
2435 case HV_X64_MSR_CRASH_CTL:
2436 case HV_X64_MSR_STIMER0_CONFIG ... HV_X64_MSR_STIMER3_COUNT:
2437 return kvm_hv_get_msr_common(vcpu,
2438 msr_info->index, &msr_info->data);
2440 case MSR_IA32_BBL_CR_CTL3:
2441 /* This legacy MSR exists but isn't fully documented in current
2442 * silicon. It is however accessed by winxp in very narrow
2443 * scenarios where it sets bit #19, itself documented as
2444 * a "reserved" bit. Best effort attempt to source coherent
2445 * read data here should the balance of the register be
2446 * interpreted by the guest:
2448 * L2 cache control register 3: 64GB range, 256KB size,
2449 * enabled, latency 0x1, configured
2451 msr_info->data = 0xbe702111;
2453 case MSR_AMD64_OSVW_ID_LENGTH:
2454 if (!guest_cpuid_has_osvw(vcpu))
2456 msr_info->data = vcpu->arch.osvw.length;
2458 case MSR_AMD64_OSVW_STATUS:
2459 if (!guest_cpuid_has_osvw(vcpu))
2461 msr_info->data = vcpu->arch.osvw.status;
2464 if (kvm_pmu_is_valid_msr(vcpu, msr_info->index))
2465 return kvm_pmu_get_msr(vcpu, msr_info->index, &msr_info->data);
2467 vcpu_unimpl(vcpu, "unhandled rdmsr: 0x%x\n", msr_info->index);
2470 vcpu_unimpl(vcpu, "ignored rdmsr: 0x%x\n", msr_info->index);
2477 EXPORT_SYMBOL_GPL(kvm_get_msr_common);
2480 * Read or write a bunch of msrs. All parameters are kernel addresses.
2482 * @return number of msrs set successfully.
2484 static int __msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs *msrs,
2485 struct kvm_msr_entry *entries,
2486 int (*do_msr)(struct kvm_vcpu *vcpu,
2487 unsigned index, u64 *data))
2491 idx = srcu_read_lock(&vcpu->kvm->srcu);
2492 for (i = 0; i < msrs->nmsrs; ++i)
2493 if (do_msr(vcpu, entries[i].index, &entries[i].data))
2495 srcu_read_unlock(&vcpu->kvm->srcu, idx);
2501 * Read or write a bunch of msrs. Parameters are user addresses.
2503 * @return number of msrs set successfully.
2505 static int msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs __user *user_msrs,
2506 int (*do_msr)(struct kvm_vcpu *vcpu,
2507 unsigned index, u64 *data),
2510 struct kvm_msrs msrs;
2511 struct kvm_msr_entry *entries;
2516 if (copy_from_user(&msrs, user_msrs, sizeof msrs))
2520 if (msrs.nmsrs >= MAX_IO_MSRS)
2523 size = sizeof(struct kvm_msr_entry) * msrs.nmsrs;
2524 entries = memdup_user(user_msrs->entries, size);
2525 if (IS_ERR(entries)) {
2526 r = PTR_ERR(entries);
2530 r = n = __msr_io(vcpu, &msrs, entries, do_msr);
2535 if (writeback && copy_to_user(user_msrs->entries, entries, size))
2546 int kvm_vm_ioctl_check_extension(struct kvm *kvm, long ext)
2551 case KVM_CAP_IRQCHIP:
2553 case KVM_CAP_MMU_SHADOW_CACHE_CONTROL:
2554 case KVM_CAP_SET_TSS_ADDR:
2555 case KVM_CAP_EXT_CPUID:
2556 case KVM_CAP_EXT_EMUL_CPUID:
2557 case KVM_CAP_CLOCKSOURCE:
2559 case KVM_CAP_NOP_IO_DELAY:
2560 case KVM_CAP_MP_STATE:
2561 case KVM_CAP_SYNC_MMU:
2562 case KVM_CAP_USER_NMI:
2563 case KVM_CAP_REINJECT_CONTROL:
2564 case KVM_CAP_IRQ_INJECT_STATUS:
2565 case KVM_CAP_IOEVENTFD:
2566 case KVM_CAP_IOEVENTFD_NO_LENGTH:
2568 case KVM_CAP_PIT_STATE2:
2569 case KVM_CAP_SET_IDENTITY_MAP_ADDR:
2570 case KVM_CAP_XEN_HVM:
2571 case KVM_CAP_ADJUST_CLOCK:
2572 case KVM_CAP_VCPU_EVENTS:
2573 case KVM_CAP_HYPERV:
2574 case KVM_CAP_HYPERV_VAPIC:
2575 case KVM_CAP_HYPERV_SPIN:
2576 case KVM_CAP_HYPERV_SYNIC:
2577 case KVM_CAP_PCI_SEGMENT:
2578 case KVM_CAP_DEBUGREGS:
2579 case KVM_CAP_X86_ROBUST_SINGLESTEP:
2581 case KVM_CAP_ASYNC_PF:
2582 case KVM_CAP_GET_TSC_KHZ:
2583 case KVM_CAP_KVMCLOCK_CTRL:
2584 case KVM_CAP_READONLY_MEM:
2585 case KVM_CAP_HYPERV_TIME:
2586 case KVM_CAP_IOAPIC_POLARITY_IGNORED:
2587 case KVM_CAP_TSC_DEADLINE_TIMER:
2588 case KVM_CAP_ENABLE_CAP_VM:
2589 case KVM_CAP_DISABLE_QUIRKS:
2590 case KVM_CAP_SET_BOOT_CPU_ID:
2591 case KVM_CAP_SPLIT_IRQCHIP:
2592 #ifdef CONFIG_KVM_DEVICE_ASSIGNMENT
2593 case KVM_CAP_ASSIGN_DEV_IRQ:
2594 case KVM_CAP_PCI_2_3:
2598 case KVM_CAP_X86_SMM:
2599 /* SMBASE is usually relocated above 1M on modern chipsets,
2600 * and SMM handlers might indeed rely on 4G segment limits,
2601 * so do not report SMM to be available if real mode is
2602 * emulated via vm86 mode. Still, do not go to great lengths
2603 * to avoid userspace's usage of the feature, because it is a
2604 * fringe case that is not enabled except via specific settings
2605 * of the module parameters.
2607 r = kvm_x86_ops->cpu_has_high_real_mode_segbase();
2609 case KVM_CAP_COALESCED_MMIO:
2610 r = KVM_COALESCED_MMIO_PAGE_OFFSET;
2613 r = !kvm_x86_ops->cpu_has_accelerated_tpr();
2615 case KVM_CAP_NR_VCPUS:
2616 r = KVM_SOFT_MAX_VCPUS;
2618 case KVM_CAP_MAX_VCPUS:
2621 case KVM_CAP_NR_MEMSLOTS:
2622 r = KVM_USER_MEM_SLOTS;
2624 case KVM_CAP_PV_MMU: /* obsolete */
2627 #ifdef CONFIG_KVM_DEVICE_ASSIGNMENT
2629 r = iommu_present(&pci_bus_type);
2633 r = KVM_MAX_MCE_BANKS;
2636 r = boot_cpu_has(X86_FEATURE_XSAVE);
2638 case KVM_CAP_TSC_CONTROL:
2639 r = kvm_has_tsc_control;
2641 case KVM_CAP_X2APIC_API:
2642 r = KVM_X2APIC_API_VALID_FLAGS;
2652 long kvm_arch_dev_ioctl(struct file *filp,
2653 unsigned int ioctl, unsigned long arg)
2655 void __user *argp = (void __user *)arg;
2659 case KVM_GET_MSR_INDEX_LIST: {
2660 struct kvm_msr_list __user *user_msr_list = argp;
2661 struct kvm_msr_list msr_list;
2665 if (copy_from_user(&msr_list, user_msr_list, sizeof msr_list))
2668 msr_list.nmsrs = num_msrs_to_save + num_emulated_msrs;
2669 if (copy_to_user(user_msr_list, &msr_list, sizeof msr_list))
2672 if (n < msr_list.nmsrs)
2675 if (copy_to_user(user_msr_list->indices, &msrs_to_save,
2676 num_msrs_to_save * sizeof(u32)))
2678 if (copy_to_user(user_msr_list->indices + num_msrs_to_save,
2680 num_emulated_msrs * sizeof(u32)))
2685 case KVM_GET_SUPPORTED_CPUID:
2686 case KVM_GET_EMULATED_CPUID: {
2687 struct kvm_cpuid2 __user *cpuid_arg = argp;
2688 struct kvm_cpuid2 cpuid;
2691 if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
2694 r = kvm_dev_ioctl_get_cpuid(&cpuid, cpuid_arg->entries,
2700 if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
2705 case KVM_X86_GET_MCE_CAP_SUPPORTED: {
2707 if (copy_to_user(argp, &kvm_mce_cap_supported,
2708 sizeof(kvm_mce_cap_supported)))
2720 static void wbinvd_ipi(void *garbage)
2725 static bool need_emulate_wbinvd(struct kvm_vcpu *vcpu)
2727 return kvm_arch_has_noncoherent_dma(vcpu->kvm);
2730 static inline void kvm_migrate_timers(struct kvm_vcpu *vcpu)
2732 set_bit(KVM_REQ_MIGRATE_TIMER, &vcpu->requests);
2735 void kvm_arch_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
2737 /* Address WBINVD may be executed by guest */
2738 if (need_emulate_wbinvd(vcpu)) {
2739 if (kvm_x86_ops->has_wbinvd_exit())
2740 cpumask_set_cpu(cpu, vcpu->arch.wbinvd_dirty_mask);
2741 else if (vcpu->cpu != -1 && vcpu->cpu != cpu)
2742 smp_call_function_single(vcpu->cpu,
2743 wbinvd_ipi, NULL, 1);
2746 kvm_x86_ops->vcpu_load(vcpu, cpu);
2748 /* Apply any externally detected TSC adjustments (due to suspend) */
2749 if (unlikely(vcpu->arch.tsc_offset_adjustment)) {
2750 adjust_tsc_offset_host(vcpu, vcpu->arch.tsc_offset_adjustment);
2751 vcpu->arch.tsc_offset_adjustment = 0;
2752 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
2755 if (unlikely(vcpu->cpu != cpu) || check_tsc_unstable()) {
2756 s64 tsc_delta = !vcpu->arch.last_host_tsc ? 0 :
2757 rdtsc() - vcpu->arch.last_host_tsc;
2759 mark_tsc_unstable("KVM discovered backwards TSC");
2761 if (kvm_lapic_hv_timer_in_use(vcpu) &&
2762 kvm_x86_ops->set_hv_timer(vcpu,
2763 kvm_get_lapic_tscdeadline_msr(vcpu)))
2764 kvm_lapic_switch_to_sw_timer(vcpu);
2765 if (check_tsc_unstable()) {
2766 u64 offset = kvm_compute_tsc_offset(vcpu,
2767 vcpu->arch.last_guest_tsc);
2768 kvm_vcpu_write_tsc_offset(vcpu, offset);
2769 vcpu->arch.tsc_catchup = 1;
2772 * On a host with synchronized TSC, there is no need to update
2773 * kvmclock on vcpu->cpu migration
2775 if (!vcpu->kvm->arch.use_master_clock || vcpu->cpu == -1)
2776 kvm_make_request(KVM_REQ_GLOBAL_CLOCK_UPDATE, vcpu);
2777 if (vcpu->cpu != cpu)
2778 kvm_migrate_timers(vcpu);
2782 kvm_make_request(KVM_REQ_STEAL_UPDATE, vcpu);
2785 void kvm_arch_vcpu_put(struct kvm_vcpu *vcpu)
2787 kvm_x86_ops->vcpu_put(vcpu);
2788 kvm_put_guest_fpu(vcpu);
2789 vcpu->arch.last_host_tsc = rdtsc();
2792 static int kvm_vcpu_ioctl_get_lapic(struct kvm_vcpu *vcpu,
2793 struct kvm_lapic_state *s)
2795 if (vcpu->arch.apicv_active)
2796 kvm_x86_ops->sync_pir_to_irr(vcpu);
2798 return kvm_apic_get_state(vcpu, s);
2801 static int kvm_vcpu_ioctl_set_lapic(struct kvm_vcpu *vcpu,
2802 struct kvm_lapic_state *s)
2806 r = kvm_apic_set_state(vcpu, s);
2809 update_cr8_intercept(vcpu);
2814 static int kvm_cpu_accept_dm_intr(struct kvm_vcpu *vcpu)
2816 return (!lapic_in_kernel(vcpu) ||
2817 kvm_apic_accept_pic_intr(vcpu));
2821 * if userspace requested an interrupt window, check that the
2822 * interrupt window is open.
2824 * No need to exit to userspace if we already have an interrupt queued.
2826 static int kvm_vcpu_ready_for_interrupt_injection(struct kvm_vcpu *vcpu)
2828 return kvm_arch_interrupt_allowed(vcpu) &&
2829 !kvm_cpu_has_interrupt(vcpu) &&
2830 !kvm_event_needs_reinjection(vcpu) &&
2831 kvm_cpu_accept_dm_intr(vcpu);
2834 static int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
2835 struct kvm_interrupt *irq)
2837 if (irq->irq >= KVM_NR_INTERRUPTS)
2840 if (!irqchip_in_kernel(vcpu->kvm)) {
2841 kvm_queue_interrupt(vcpu, irq->irq, false);
2842 kvm_make_request(KVM_REQ_EVENT, vcpu);
2847 * With in-kernel LAPIC, we only use this to inject EXTINT, so
2848 * fail for in-kernel 8259.
2850 if (pic_in_kernel(vcpu->kvm))
2853 if (vcpu->arch.pending_external_vector != -1)
2856 vcpu->arch.pending_external_vector = irq->irq;
2857 kvm_make_request(KVM_REQ_EVENT, vcpu);
2861 static int kvm_vcpu_ioctl_nmi(struct kvm_vcpu *vcpu)
2863 kvm_inject_nmi(vcpu);
2868 static int kvm_vcpu_ioctl_smi(struct kvm_vcpu *vcpu)
2870 kvm_make_request(KVM_REQ_SMI, vcpu);
2875 static int vcpu_ioctl_tpr_access_reporting(struct kvm_vcpu *vcpu,
2876 struct kvm_tpr_access_ctl *tac)
2880 vcpu->arch.tpr_access_reporting = !!tac->enabled;
2884 static int kvm_vcpu_ioctl_x86_setup_mce(struct kvm_vcpu *vcpu,
2888 unsigned bank_num = mcg_cap & 0xff, bank;
2891 if (!bank_num || bank_num >= KVM_MAX_MCE_BANKS)
2893 if (mcg_cap & ~(kvm_mce_cap_supported | 0xff | 0xff0000))
2896 vcpu->arch.mcg_cap = mcg_cap;
2897 /* Init IA32_MCG_CTL to all 1s */
2898 if (mcg_cap & MCG_CTL_P)
2899 vcpu->arch.mcg_ctl = ~(u64)0;
2900 /* Init IA32_MCi_CTL to all 1s */
2901 for (bank = 0; bank < bank_num; bank++)
2902 vcpu->arch.mce_banks[bank*4] = ~(u64)0;
2904 if (kvm_x86_ops->setup_mce)
2905 kvm_x86_ops->setup_mce(vcpu);
2910 static int kvm_vcpu_ioctl_x86_set_mce(struct kvm_vcpu *vcpu,
2911 struct kvm_x86_mce *mce)
2913 u64 mcg_cap = vcpu->arch.mcg_cap;
2914 unsigned bank_num = mcg_cap & 0xff;
2915 u64 *banks = vcpu->arch.mce_banks;
2917 if (mce->bank >= bank_num || !(mce->status & MCI_STATUS_VAL))
2920 * if IA32_MCG_CTL is not all 1s, the uncorrected error
2921 * reporting is disabled
2923 if ((mce->status & MCI_STATUS_UC) && (mcg_cap & MCG_CTL_P) &&
2924 vcpu->arch.mcg_ctl != ~(u64)0)
2926 banks += 4 * mce->bank;
2928 * if IA32_MCi_CTL is not all 1s, the uncorrected error
2929 * reporting is disabled for the bank
2931 if ((mce->status & MCI_STATUS_UC) && banks[0] != ~(u64)0)
2933 if (mce->status & MCI_STATUS_UC) {
2934 if ((vcpu->arch.mcg_status & MCG_STATUS_MCIP) ||
2935 !kvm_read_cr4_bits(vcpu, X86_CR4_MCE)) {
2936 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
2939 if (banks[1] & MCI_STATUS_VAL)
2940 mce->status |= MCI_STATUS_OVER;
2941 banks[2] = mce->addr;
2942 banks[3] = mce->misc;
2943 vcpu->arch.mcg_status = mce->mcg_status;
2944 banks[1] = mce->status;
2945 kvm_queue_exception(vcpu, MC_VECTOR);
2946 } else if (!(banks[1] & MCI_STATUS_VAL)
2947 || !(banks[1] & MCI_STATUS_UC)) {
2948 if (banks[1] & MCI_STATUS_VAL)
2949 mce->status |= MCI_STATUS_OVER;
2950 banks[2] = mce->addr;
2951 banks[3] = mce->misc;
2952 banks[1] = mce->status;
2954 banks[1] |= MCI_STATUS_OVER;
2958 static void kvm_vcpu_ioctl_x86_get_vcpu_events(struct kvm_vcpu *vcpu,
2959 struct kvm_vcpu_events *events)
2962 events->exception.injected =
2963 vcpu->arch.exception.pending &&
2964 !kvm_exception_is_soft(vcpu->arch.exception.nr);
2965 events->exception.nr = vcpu->arch.exception.nr;
2966 events->exception.has_error_code = vcpu->arch.exception.has_error_code;
2967 events->exception.pad = 0;
2968 events->exception.error_code = vcpu->arch.exception.error_code;
2970 events->interrupt.injected =
2971 vcpu->arch.interrupt.pending && !vcpu->arch.interrupt.soft;
2972 events->interrupt.nr = vcpu->arch.interrupt.nr;
2973 events->interrupt.soft = 0;
2974 events->interrupt.shadow = kvm_x86_ops->get_interrupt_shadow(vcpu);
2976 events->nmi.injected = vcpu->arch.nmi_injected;
2977 events->nmi.pending = vcpu->arch.nmi_pending != 0;
2978 events->nmi.masked = kvm_x86_ops->get_nmi_mask(vcpu);
2979 events->nmi.pad = 0;
2981 events->sipi_vector = 0; /* never valid when reporting to user space */
2983 events->smi.smm = is_smm(vcpu);
2984 events->smi.pending = vcpu->arch.smi_pending;
2985 events->smi.smm_inside_nmi =
2986 !!(vcpu->arch.hflags & HF_SMM_INSIDE_NMI_MASK);
2987 events->smi.latched_init = kvm_lapic_latched_init(vcpu);
2989 events->flags = (KVM_VCPUEVENT_VALID_NMI_PENDING
2990 | KVM_VCPUEVENT_VALID_SHADOW
2991 | KVM_VCPUEVENT_VALID_SMM);
2992 memset(&events->reserved, 0, sizeof(events->reserved));
2995 static int kvm_vcpu_ioctl_x86_set_vcpu_events(struct kvm_vcpu *vcpu,
2996 struct kvm_vcpu_events *events)
2998 if (events->flags & ~(KVM_VCPUEVENT_VALID_NMI_PENDING
2999 | KVM_VCPUEVENT_VALID_SIPI_VECTOR
3000 | KVM_VCPUEVENT_VALID_SHADOW
3001 | KVM_VCPUEVENT_VALID_SMM))
3004 if (events->exception.injected &&
3005 (events->exception.nr > 31 || events->exception.nr == NMI_VECTOR))
3009 vcpu->arch.exception.pending = events->exception.injected;
3010 vcpu->arch.exception.nr = events->exception.nr;
3011 vcpu->arch.exception.has_error_code = events->exception.has_error_code;
3012 vcpu->arch.exception.error_code = events->exception.error_code;
3014 vcpu->arch.interrupt.pending = events->interrupt.injected;
3015 vcpu->arch.interrupt.nr = events->interrupt.nr;
3016 vcpu->arch.interrupt.soft = events->interrupt.soft;
3017 if (events->flags & KVM_VCPUEVENT_VALID_SHADOW)
3018 kvm_x86_ops->set_interrupt_shadow(vcpu,
3019 events->interrupt.shadow);
3021 vcpu->arch.nmi_injected = events->nmi.injected;
3022 if (events->flags & KVM_VCPUEVENT_VALID_NMI_PENDING)
3023 vcpu->arch.nmi_pending = events->nmi.pending;
3024 kvm_x86_ops->set_nmi_mask(vcpu, events->nmi.masked);
3026 if (events->flags & KVM_VCPUEVENT_VALID_SIPI_VECTOR &&
3027 lapic_in_kernel(vcpu))
3028 vcpu->arch.apic->sipi_vector = events->sipi_vector;
3030 if (events->flags & KVM_VCPUEVENT_VALID_SMM) {
3031 if (events->smi.smm)
3032 vcpu->arch.hflags |= HF_SMM_MASK;
3034 vcpu->arch.hflags &= ~HF_SMM_MASK;
3035 vcpu->arch.smi_pending = events->smi.pending;
3036 if (events->smi.smm_inside_nmi)
3037 vcpu->arch.hflags |= HF_SMM_INSIDE_NMI_MASK;
3039 vcpu->arch.hflags &= ~HF_SMM_INSIDE_NMI_MASK;
3040 if (lapic_in_kernel(vcpu)) {
3041 if (events->smi.latched_init)
3042 set_bit(KVM_APIC_INIT, &vcpu->arch.apic->pending_events);
3044 clear_bit(KVM_APIC_INIT, &vcpu->arch.apic->pending_events);
3048 kvm_make_request(KVM_REQ_EVENT, vcpu);
3053 static void kvm_vcpu_ioctl_x86_get_debugregs(struct kvm_vcpu *vcpu,
3054 struct kvm_debugregs *dbgregs)
3058 memcpy(dbgregs->db, vcpu->arch.db, sizeof(vcpu->arch.db));
3059 kvm_get_dr(vcpu, 6, &val);
3061 dbgregs->dr7 = vcpu->arch.dr7;
3063 memset(&dbgregs->reserved, 0, sizeof(dbgregs->reserved));
3066 static int kvm_vcpu_ioctl_x86_set_debugregs(struct kvm_vcpu *vcpu,
3067 struct kvm_debugregs *dbgregs)
3072 if (dbgregs->dr6 & ~0xffffffffull)
3074 if (dbgregs->dr7 & ~0xffffffffull)
3077 memcpy(vcpu->arch.db, dbgregs->db, sizeof(vcpu->arch.db));
3078 kvm_update_dr0123(vcpu);
3079 vcpu->arch.dr6 = dbgregs->dr6;
3080 kvm_update_dr6(vcpu);
3081 vcpu->arch.dr7 = dbgregs->dr7;
3082 kvm_update_dr7(vcpu);
3087 #define XSTATE_COMPACTION_ENABLED (1ULL << 63)
3089 static void fill_xsave(u8 *dest, struct kvm_vcpu *vcpu)
3091 struct xregs_state *xsave = &vcpu->arch.guest_fpu.state.xsave;
3092 u64 xstate_bv = xsave->header.xfeatures;
3096 * Copy legacy XSAVE area, to avoid complications with CPUID
3097 * leaves 0 and 1 in the loop below.
3099 memcpy(dest, xsave, XSAVE_HDR_OFFSET);
3102 *(u64 *)(dest + XSAVE_HDR_OFFSET) = xstate_bv;
3105 * Copy each region from the possibly compacted offset to the
3106 * non-compacted offset.
3108 valid = xstate_bv & ~XFEATURE_MASK_FPSSE;
3110 u64 feature = valid & -valid;
3111 int index = fls64(feature) - 1;
3112 void *src = get_xsave_addr(xsave, feature);
3115 u32 size, offset, ecx, edx;
3116 cpuid_count(XSTATE_CPUID, index,
3117 &size, &offset, &ecx, &edx);
3118 memcpy(dest + offset, src, size);
3125 static void load_xsave(struct kvm_vcpu *vcpu, u8 *src)
3127 struct xregs_state *xsave = &vcpu->arch.guest_fpu.state.xsave;
3128 u64 xstate_bv = *(u64 *)(src + XSAVE_HDR_OFFSET);
3132 * Copy legacy XSAVE area, to avoid complications with CPUID
3133 * leaves 0 and 1 in the loop below.
3135 memcpy(xsave, src, XSAVE_HDR_OFFSET);
3137 /* Set XSTATE_BV and possibly XCOMP_BV. */
3138 xsave->header.xfeatures = xstate_bv;
3139 if (boot_cpu_has(X86_FEATURE_XSAVES))
3140 xsave->header.xcomp_bv = host_xcr0 | XSTATE_COMPACTION_ENABLED;
3143 * Copy each region from the non-compacted offset to the
3144 * possibly compacted offset.
3146 valid = xstate_bv & ~XFEATURE_MASK_FPSSE;
3148 u64 feature = valid & -valid;
3149 int index = fls64(feature) - 1;
3150 void *dest = get_xsave_addr(xsave, feature);
3153 u32 size, offset, ecx, edx;
3154 cpuid_count(XSTATE_CPUID, index,
3155 &size, &offset, &ecx, &edx);
3156 memcpy(dest, src + offset, size);
3163 static void kvm_vcpu_ioctl_x86_get_xsave(struct kvm_vcpu *vcpu,
3164 struct kvm_xsave *guest_xsave)
3166 if (boot_cpu_has(X86_FEATURE_XSAVE)) {
3167 memset(guest_xsave, 0, sizeof(struct kvm_xsave));
3168 fill_xsave((u8 *) guest_xsave->region, vcpu);
3170 memcpy(guest_xsave->region,
3171 &vcpu->arch.guest_fpu.state.fxsave,
3172 sizeof(struct fxregs_state));
3173 *(u64 *)&guest_xsave->region[XSAVE_HDR_OFFSET / sizeof(u32)] =
3174 XFEATURE_MASK_FPSSE;
3178 static int kvm_vcpu_ioctl_x86_set_xsave(struct kvm_vcpu *vcpu,
3179 struct kvm_xsave *guest_xsave)
3182 *(u64 *)&guest_xsave->region[XSAVE_HDR_OFFSET / sizeof(u32)];
3184 if (boot_cpu_has(X86_FEATURE_XSAVE)) {
3186 * Here we allow setting states that are not present in
3187 * CPUID leaf 0xD, index 0, EDX:EAX. This is for compatibility
3188 * with old userspace.
3190 if (xstate_bv & ~kvm_supported_xcr0())
3192 load_xsave(vcpu, (u8 *)guest_xsave->region);
3194 if (xstate_bv & ~XFEATURE_MASK_FPSSE)
3196 memcpy(&vcpu->arch.guest_fpu.state.fxsave,
3197 guest_xsave->region, sizeof(struct fxregs_state));
3202 static void kvm_vcpu_ioctl_x86_get_xcrs(struct kvm_vcpu *vcpu,
3203 struct kvm_xcrs *guest_xcrs)
3205 if (!boot_cpu_has(X86_FEATURE_XSAVE)) {
3206 guest_xcrs->nr_xcrs = 0;
3210 guest_xcrs->nr_xcrs = 1;
3211 guest_xcrs->flags = 0;
3212 guest_xcrs->xcrs[0].xcr = XCR_XFEATURE_ENABLED_MASK;
3213 guest_xcrs->xcrs[0].value = vcpu->arch.xcr0;
3216 static int kvm_vcpu_ioctl_x86_set_xcrs(struct kvm_vcpu *vcpu,
3217 struct kvm_xcrs *guest_xcrs)
3221 if (!boot_cpu_has(X86_FEATURE_XSAVE))
3224 if (guest_xcrs->nr_xcrs > KVM_MAX_XCRS || guest_xcrs->flags)
3227 for (i = 0; i < guest_xcrs->nr_xcrs; i++)
3228 /* Only support XCR0 currently */
3229 if (guest_xcrs->xcrs[i].xcr == XCR_XFEATURE_ENABLED_MASK) {
3230 r = __kvm_set_xcr(vcpu, XCR_XFEATURE_ENABLED_MASK,
3231 guest_xcrs->xcrs[i].value);
3240 * kvm_set_guest_paused() indicates to the guest kernel that it has been
3241 * stopped by the hypervisor. This function will be called from the host only.
3242 * EINVAL is returned when the host attempts to set the flag for a guest that
3243 * does not support pv clocks.
3245 static int kvm_set_guest_paused(struct kvm_vcpu *vcpu)
3247 if (!vcpu->arch.pv_time_enabled)
3249 vcpu->arch.pvclock_set_guest_stopped_request = true;
3250 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
3254 static int kvm_vcpu_ioctl_enable_cap(struct kvm_vcpu *vcpu,
3255 struct kvm_enable_cap *cap)
3261 case KVM_CAP_HYPERV_SYNIC:
3262 return kvm_hv_activate_synic(vcpu);
3268 long kvm_arch_vcpu_ioctl(struct file *filp,
3269 unsigned int ioctl, unsigned long arg)
3271 struct kvm_vcpu *vcpu = filp->private_data;
3272 void __user *argp = (void __user *)arg;
3275 struct kvm_lapic_state *lapic;
3276 struct kvm_xsave *xsave;
3277 struct kvm_xcrs *xcrs;
3283 case KVM_GET_LAPIC: {
3285 if (!lapic_in_kernel(vcpu))
3287 u.lapic = kzalloc(sizeof(struct kvm_lapic_state), GFP_KERNEL);
3292 r = kvm_vcpu_ioctl_get_lapic(vcpu, u.lapic);
3296 if (copy_to_user(argp, u.lapic, sizeof(struct kvm_lapic_state)))
3301 case KVM_SET_LAPIC: {
3303 if (!lapic_in_kernel(vcpu))
3305 u.lapic = memdup_user(argp, sizeof(*u.lapic));
3306 if (IS_ERR(u.lapic))
3307 return PTR_ERR(u.lapic);
3309 r = kvm_vcpu_ioctl_set_lapic(vcpu, u.lapic);
3312 case KVM_INTERRUPT: {
3313 struct kvm_interrupt irq;
3316 if (copy_from_user(&irq, argp, sizeof irq))
3318 r = kvm_vcpu_ioctl_interrupt(vcpu, &irq);
3322 r = kvm_vcpu_ioctl_nmi(vcpu);
3326 r = kvm_vcpu_ioctl_smi(vcpu);
3329 case KVM_SET_CPUID: {
3330 struct kvm_cpuid __user *cpuid_arg = argp;
3331 struct kvm_cpuid cpuid;
3334 if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
3336 r = kvm_vcpu_ioctl_set_cpuid(vcpu, &cpuid, cpuid_arg->entries);
3339 case KVM_SET_CPUID2: {
3340 struct kvm_cpuid2 __user *cpuid_arg = argp;
3341 struct kvm_cpuid2 cpuid;
3344 if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
3346 r = kvm_vcpu_ioctl_set_cpuid2(vcpu, &cpuid,
3347 cpuid_arg->entries);
3350 case KVM_GET_CPUID2: {
3351 struct kvm_cpuid2 __user *cpuid_arg = argp;
3352 struct kvm_cpuid2 cpuid;
3355 if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
3357 r = kvm_vcpu_ioctl_get_cpuid2(vcpu, &cpuid,
3358 cpuid_arg->entries);
3362 if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
3368 r = msr_io(vcpu, argp, do_get_msr, 1);
3371 r = msr_io(vcpu, argp, do_set_msr, 0);
3373 case KVM_TPR_ACCESS_REPORTING: {
3374 struct kvm_tpr_access_ctl tac;
3377 if (copy_from_user(&tac, argp, sizeof tac))
3379 r = vcpu_ioctl_tpr_access_reporting(vcpu, &tac);
3383 if (copy_to_user(argp, &tac, sizeof tac))
3388 case KVM_SET_VAPIC_ADDR: {
3389 struct kvm_vapic_addr va;
3392 if (!lapic_in_kernel(vcpu))
3395 if (copy_from_user(&va, argp, sizeof va))
3397 r = kvm_lapic_set_vapic_addr(vcpu, va.vapic_addr);
3400 case KVM_X86_SETUP_MCE: {
3404 if (copy_from_user(&mcg_cap, argp, sizeof mcg_cap))
3406 r = kvm_vcpu_ioctl_x86_setup_mce(vcpu, mcg_cap);
3409 case KVM_X86_SET_MCE: {
3410 struct kvm_x86_mce mce;
3413 if (copy_from_user(&mce, argp, sizeof mce))
3415 r = kvm_vcpu_ioctl_x86_set_mce(vcpu, &mce);
3418 case KVM_GET_VCPU_EVENTS: {
3419 struct kvm_vcpu_events events;
3421 kvm_vcpu_ioctl_x86_get_vcpu_events(vcpu, &events);
3424 if (copy_to_user(argp, &events, sizeof(struct kvm_vcpu_events)))
3429 case KVM_SET_VCPU_EVENTS: {
3430 struct kvm_vcpu_events events;
3433 if (copy_from_user(&events, argp, sizeof(struct kvm_vcpu_events)))
3436 r = kvm_vcpu_ioctl_x86_set_vcpu_events(vcpu, &events);
3439 case KVM_GET_DEBUGREGS: {
3440 struct kvm_debugregs dbgregs;
3442 kvm_vcpu_ioctl_x86_get_debugregs(vcpu, &dbgregs);
3445 if (copy_to_user(argp, &dbgregs,
3446 sizeof(struct kvm_debugregs)))
3451 case KVM_SET_DEBUGREGS: {
3452 struct kvm_debugregs dbgregs;
3455 if (copy_from_user(&dbgregs, argp,
3456 sizeof(struct kvm_debugregs)))
3459 r = kvm_vcpu_ioctl_x86_set_debugregs(vcpu, &dbgregs);
3462 case KVM_GET_XSAVE: {
3463 u.xsave = kzalloc(sizeof(struct kvm_xsave), GFP_KERNEL);
3468 kvm_vcpu_ioctl_x86_get_xsave(vcpu, u.xsave);
3471 if (copy_to_user(argp, u.xsave, sizeof(struct kvm_xsave)))
3476 case KVM_SET_XSAVE: {
3477 u.xsave = memdup_user(argp, sizeof(*u.xsave));
3478 if (IS_ERR(u.xsave))
3479 return PTR_ERR(u.xsave);
3481 r = kvm_vcpu_ioctl_x86_set_xsave(vcpu, u.xsave);
3484 case KVM_GET_XCRS: {
3485 u.xcrs = kzalloc(sizeof(struct kvm_xcrs), GFP_KERNEL);
3490 kvm_vcpu_ioctl_x86_get_xcrs(vcpu, u.xcrs);
3493 if (copy_to_user(argp, u.xcrs,
3494 sizeof(struct kvm_xcrs)))
3499 case KVM_SET_XCRS: {
3500 u.xcrs = memdup_user(argp, sizeof(*u.xcrs));
3502 return PTR_ERR(u.xcrs);
3504 r = kvm_vcpu_ioctl_x86_set_xcrs(vcpu, u.xcrs);
3507 case KVM_SET_TSC_KHZ: {
3511 user_tsc_khz = (u32)arg;
3513 if (user_tsc_khz >= kvm_max_guest_tsc_khz)
3516 if (user_tsc_khz == 0)
3517 user_tsc_khz = tsc_khz;
3519 if (!kvm_set_tsc_khz(vcpu, user_tsc_khz))
3524 case KVM_GET_TSC_KHZ: {
3525 r = vcpu->arch.virtual_tsc_khz;
3528 case KVM_KVMCLOCK_CTRL: {
3529 r = kvm_set_guest_paused(vcpu);
3532 case KVM_ENABLE_CAP: {
3533 struct kvm_enable_cap cap;
3536 if (copy_from_user(&cap, argp, sizeof(cap)))
3538 r = kvm_vcpu_ioctl_enable_cap(vcpu, &cap);
3549 int kvm_arch_vcpu_fault(struct kvm_vcpu *vcpu, struct vm_fault *vmf)
3551 return VM_FAULT_SIGBUS;
3554 static int kvm_vm_ioctl_set_tss_addr(struct kvm *kvm, unsigned long addr)
3558 if (addr > (unsigned int)(-3 * PAGE_SIZE))
3560 ret = kvm_x86_ops->set_tss_addr(kvm, addr);
3564 static int kvm_vm_ioctl_set_identity_map_addr(struct kvm *kvm,
3567 kvm->arch.ept_identity_map_addr = ident_addr;
3571 static int kvm_vm_ioctl_set_nr_mmu_pages(struct kvm *kvm,
3572 u32 kvm_nr_mmu_pages)
3574 if (kvm_nr_mmu_pages < KVM_MIN_ALLOC_MMU_PAGES)
3577 mutex_lock(&kvm->slots_lock);
3579 kvm_mmu_change_mmu_pages(kvm, kvm_nr_mmu_pages);
3580 kvm->arch.n_requested_mmu_pages = kvm_nr_mmu_pages;
3582 mutex_unlock(&kvm->slots_lock);
3586 static int kvm_vm_ioctl_get_nr_mmu_pages(struct kvm *kvm)
3588 return kvm->arch.n_max_mmu_pages;
3591 static int kvm_vm_ioctl_get_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
3596 switch (chip->chip_id) {
3597 case KVM_IRQCHIP_PIC_MASTER:
3598 memcpy(&chip->chip.pic,
3599 &pic_irqchip(kvm)->pics[0],
3600 sizeof(struct kvm_pic_state));
3602 case KVM_IRQCHIP_PIC_SLAVE:
3603 memcpy(&chip->chip.pic,
3604 &pic_irqchip(kvm)->pics[1],
3605 sizeof(struct kvm_pic_state));
3607 case KVM_IRQCHIP_IOAPIC:
3608 r = kvm_get_ioapic(kvm, &chip->chip.ioapic);
3617 static int kvm_vm_ioctl_set_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
3622 switch (chip->chip_id) {
3623 case KVM_IRQCHIP_PIC_MASTER:
3624 spin_lock(&pic_irqchip(kvm)->lock);
3625 memcpy(&pic_irqchip(kvm)->pics[0],
3627 sizeof(struct kvm_pic_state));
3628 spin_unlock(&pic_irqchip(kvm)->lock);
3630 case KVM_IRQCHIP_PIC_SLAVE:
3631 spin_lock(&pic_irqchip(kvm)->lock);
3632 memcpy(&pic_irqchip(kvm)->pics[1],
3634 sizeof(struct kvm_pic_state));
3635 spin_unlock(&pic_irqchip(kvm)->lock);
3637 case KVM_IRQCHIP_IOAPIC:
3638 r = kvm_set_ioapic(kvm, &chip->chip.ioapic);
3644 kvm_pic_update_irq(pic_irqchip(kvm));
3648 static int kvm_vm_ioctl_get_pit(struct kvm *kvm, struct kvm_pit_state *ps)
3650 struct kvm_kpit_state *kps = &kvm->arch.vpit->pit_state;
3652 BUILD_BUG_ON(sizeof(*ps) != sizeof(kps->channels));
3654 mutex_lock(&kps->lock);
3655 memcpy(ps, &kps->channels, sizeof(*ps));
3656 mutex_unlock(&kps->lock);
3660 static int kvm_vm_ioctl_set_pit(struct kvm *kvm, struct kvm_pit_state *ps)
3663 struct kvm_pit *pit = kvm->arch.vpit;
3665 mutex_lock(&pit->pit_state.lock);
3666 memcpy(&pit->pit_state.channels, ps, sizeof(*ps));
3667 for (i = 0; i < 3; i++)
3668 kvm_pit_load_count(pit, i, ps->channels[i].count, 0);
3669 mutex_unlock(&pit->pit_state.lock);
3673 static int kvm_vm_ioctl_get_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
3675 mutex_lock(&kvm->arch.vpit->pit_state.lock);
3676 memcpy(ps->channels, &kvm->arch.vpit->pit_state.channels,
3677 sizeof(ps->channels));
3678 ps->flags = kvm->arch.vpit->pit_state.flags;
3679 mutex_unlock(&kvm->arch.vpit->pit_state.lock);
3680 memset(&ps->reserved, 0, sizeof(ps->reserved));
3684 static int kvm_vm_ioctl_set_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
3688 u32 prev_legacy, cur_legacy;
3689 struct kvm_pit *pit = kvm->arch.vpit;
3691 mutex_lock(&pit->pit_state.lock);
3692 prev_legacy = pit->pit_state.flags & KVM_PIT_FLAGS_HPET_LEGACY;
3693 cur_legacy = ps->flags & KVM_PIT_FLAGS_HPET_LEGACY;
3694 if (!prev_legacy && cur_legacy)
3696 memcpy(&pit->pit_state.channels, &ps->channels,
3697 sizeof(pit->pit_state.channels));
3698 pit->pit_state.flags = ps->flags;
3699 for (i = 0; i < 3; i++)
3700 kvm_pit_load_count(pit, i, pit->pit_state.channels[i].count,
3702 mutex_unlock(&pit->pit_state.lock);
3706 static int kvm_vm_ioctl_reinject(struct kvm *kvm,
3707 struct kvm_reinject_control *control)
3709 struct kvm_pit *pit = kvm->arch.vpit;
3714 /* pit->pit_state.lock was overloaded to prevent userspace from getting
3715 * an inconsistent state after running multiple KVM_REINJECT_CONTROL
3716 * ioctls in parallel. Use a separate lock if that ioctl isn't rare.
3718 mutex_lock(&pit->pit_state.lock);
3719 kvm_pit_set_reinject(pit, control->pit_reinject);
3720 mutex_unlock(&pit->pit_state.lock);
3726 * kvm_vm_ioctl_get_dirty_log - get and clear the log of dirty pages in a slot
3727 * @kvm: kvm instance
3728 * @log: slot id and address to which we copy the log
3730 * Steps 1-4 below provide general overview of dirty page logging. See
3731 * kvm_get_dirty_log_protect() function description for additional details.
3733 * We call kvm_get_dirty_log_protect() to handle steps 1-3, upon return we
3734 * always flush the TLB (step 4) even if previous step failed and the dirty
3735 * bitmap may be corrupt. Regardless of previous outcome the KVM logging API
3736 * does not preclude user space subsequent dirty log read. Flushing TLB ensures
3737 * writes will be marked dirty for next log read.
3739 * 1. Take a snapshot of the bit and clear it if needed.
3740 * 2. Write protect the corresponding page.
3741 * 3. Copy the snapshot to the userspace.
3742 * 4. Flush TLB's if needed.
3744 int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log)
3746 bool is_dirty = false;
3749 mutex_lock(&kvm->slots_lock);
3752 * Flush potentially hardware-cached dirty pages to dirty_bitmap.
3754 if (kvm_x86_ops->flush_log_dirty)
3755 kvm_x86_ops->flush_log_dirty(kvm);
3757 r = kvm_get_dirty_log_protect(kvm, log, &is_dirty);
3760 * All the TLBs can be flushed out of mmu lock, see the comments in
3761 * kvm_mmu_slot_remove_write_access().
3763 lockdep_assert_held(&kvm->slots_lock);
3765 kvm_flush_remote_tlbs(kvm);
3767 mutex_unlock(&kvm->slots_lock);
3771 int kvm_vm_ioctl_irq_line(struct kvm *kvm, struct kvm_irq_level *irq_event,
3774 if (!irqchip_in_kernel(kvm))
3777 irq_event->status = kvm_set_irq(kvm, KVM_USERSPACE_IRQ_SOURCE_ID,
3778 irq_event->irq, irq_event->level,
3783 static int kvm_vm_ioctl_enable_cap(struct kvm *kvm,
3784 struct kvm_enable_cap *cap)
3792 case KVM_CAP_DISABLE_QUIRKS:
3793 kvm->arch.disabled_quirks = cap->args[0];
3796 case KVM_CAP_SPLIT_IRQCHIP: {
3797 mutex_lock(&kvm->lock);
3799 if (cap->args[0] > MAX_NR_RESERVED_IOAPIC_PINS)
3800 goto split_irqchip_unlock;
3802 if (irqchip_in_kernel(kvm))
3803 goto split_irqchip_unlock;
3804 if (kvm->created_vcpus)
3805 goto split_irqchip_unlock;
3806 r = kvm_setup_empty_irq_routing(kvm);
3808 goto split_irqchip_unlock;
3809 /* Pairs with irqchip_in_kernel. */
3811 kvm->arch.irqchip_split = true;
3812 kvm->arch.nr_reserved_ioapic_pins = cap->args[0];
3814 split_irqchip_unlock:
3815 mutex_unlock(&kvm->lock);
3818 case KVM_CAP_X2APIC_API:
3820 if (cap->args[0] & ~KVM_X2APIC_API_VALID_FLAGS)
3823 if (cap->args[0] & KVM_X2APIC_API_USE_32BIT_IDS)
3824 kvm->arch.x2apic_format = true;
3825 if (cap->args[0] & KVM_X2APIC_API_DISABLE_BROADCAST_QUIRK)
3826 kvm->arch.x2apic_broadcast_quirk_disabled = true;
3837 long kvm_arch_vm_ioctl(struct file *filp,
3838 unsigned int ioctl, unsigned long arg)
3840 struct kvm *kvm = filp->private_data;
3841 void __user *argp = (void __user *)arg;
3844 * This union makes it completely explicit to gcc-3.x
3845 * that these two variables' stack usage should be
3846 * combined, not added together.
3849 struct kvm_pit_state ps;
3850 struct kvm_pit_state2 ps2;
3851 struct kvm_pit_config pit_config;
3855 case KVM_SET_TSS_ADDR:
3856 r = kvm_vm_ioctl_set_tss_addr(kvm, arg);
3858 case KVM_SET_IDENTITY_MAP_ADDR: {
3862 if (copy_from_user(&ident_addr, argp, sizeof ident_addr))
3864 r = kvm_vm_ioctl_set_identity_map_addr(kvm, ident_addr);
3867 case KVM_SET_NR_MMU_PAGES:
3868 r = kvm_vm_ioctl_set_nr_mmu_pages(kvm, arg);
3870 case KVM_GET_NR_MMU_PAGES:
3871 r = kvm_vm_ioctl_get_nr_mmu_pages(kvm);
3873 case KVM_CREATE_IRQCHIP: {
3874 struct kvm_pic *vpic;
3876 mutex_lock(&kvm->lock);
3879 goto create_irqchip_unlock;
3881 if (kvm->created_vcpus)
3882 goto create_irqchip_unlock;
3884 vpic = kvm_create_pic(kvm);
3886 r = kvm_ioapic_init(kvm);
3888 mutex_lock(&kvm->slots_lock);
3889 kvm_destroy_pic(vpic);
3890 mutex_unlock(&kvm->slots_lock);
3891 goto create_irqchip_unlock;
3894 goto create_irqchip_unlock;
3895 r = kvm_setup_default_irq_routing(kvm);
3897 mutex_lock(&kvm->slots_lock);
3898 mutex_lock(&kvm->irq_lock);
3899 kvm_ioapic_destroy(kvm);
3900 kvm_destroy_pic(vpic);
3901 mutex_unlock(&kvm->irq_lock);
3902 mutex_unlock(&kvm->slots_lock);
3903 goto create_irqchip_unlock;
3905 /* Write kvm->irq_routing before kvm->arch.vpic. */
3907 kvm->arch.vpic = vpic;
3908 create_irqchip_unlock:
3909 mutex_unlock(&kvm->lock);
3912 case KVM_CREATE_PIT:
3913 u.pit_config.flags = KVM_PIT_SPEAKER_DUMMY;
3915 case KVM_CREATE_PIT2:
3917 if (copy_from_user(&u.pit_config, argp,
3918 sizeof(struct kvm_pit_config)))
3921 mutex_lock(&kvm->lock);
3924 goto create_pit_unlock;
3926 kvm->arch.vpit = kvm_create_pit(kvm, u.pit_config.flags);
3930 mutex_unlock(&kvm->lock);
3932 case KVM_GET_IRQCHIP: {
3933 /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
3934 struct kvm_irqchip *chip;
3936 chip = memdup_user(argp, sizeof(*chip));
3943 if (!irqchip_in_kernel(kvm) || irqchip_split(kvm))
3944 goto get_irqchip_out;
3945 r = kvm_vm_ioctl_get_irqchip(kvm, chip);
3947 goto get_irqchip_out;
3949 if (copy_to_user(argp, chip, sizeof *chip))
3950 goto get_irqchip_out;
3956 case KVM_SET_IRQCHIP: {
3957 /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
3958 struct kvm_irqchip *chip;
3960 chip = memdup_user(argp, sizeof(*chip));
3967 if (!irqchip_in_kernel(kvm) || irqchip_split(kvm))
3968 goto set_irqchip_out;
3969 r = kvm_vm_ioctl_set_irqchip(kvm, chip);
3971 goto set_irqchip_out;
3979 if (copy_from_user(&u.ps, argp, sizeof(struct kvm_pit_state)))
3982 if (!kvm->arch.vpit)
3984 r = kvm_vm_ioctl_get_pit(kvm, &u.ps);
3988 if (copy_to_user(argp, &u.ps, sizeof(struct kvm_pit_state)))
3995 if (copy_from_user(&u.ps, argp, sizeof u.ps))
3998 if (!kvm->arch.vpit)
4000 r = kvm_vm_ioctl_set_pit(kvm, &u.ps);
4003 case KVM_GET_PIT2: {
4005 if (!kvm->arch.vpit)
4007 r = kvm_vm_ioctl_get_pit2(kvm, &u.ps2);
4011 if (copy_to_user(argp, &u.ps2, sizeof(u.ps2)))
4016 case KVM_SET_PIT2: {
4018 if (copy_from_user(&u.ps2, argp, sizeof(u.ps2)))
4021 if (!kvm->arch.vpit)
4023 r = kvm_vm_ioctl_set_pit2(kvm, &u.ps2);
4026 case KVM_REINJECT_CONTROL: {
4027 struct kvm_reinject_control control;
4029 if (copy_from_user(&control, argp, sizeof(control)))
4031 r = kvm_vm_ioctl_reinject(kvm, &control);
4034 case KVM_SET_BOOT_CPU_ID:
4036 mutex_lock(&kvm->lock);
4037 if (kvm->created_vcpus)
4040 kvm->arch.bsp_vcpu_id = arg;
4041 mutex_unlock(&kvm->lock);
4043 case KVM_XEN_HVM_CONFIG: {
4045 if (copy_from_user(&kvm->arch.xen_hvm_config, argp,
4046 sizeof(struct kvm_xen_hvm_config)))
4049 if (kvm->arch.xen_hvm_config.flags)
4054 case KVM_SET_CLOCK: {
4055 struct kvm_clock_data user_ns;
4060 if (copy_from_user(&user_ns, argp, sizeof(user_ns)))
4068 local_irq_disable();
4069 now_ns = get_kernel_ns();
4070 delta = user_ns.clock - now_ns;
4072 kvm->arch.kvmclock_offset = delta;
4073 kvm_gen_update_masterclock(kvm);
4076 case KVM_GET_CLOCK: {
4077 struct kvm_clock_data user_ns;
4080 local_irq_disable();
4081 now_ns = get_kernel_ns();
4082 user_ns.clock = kvm->arch.kvmclock_offset + now_ns;
4085 memset(&user_ns.pad, 0, sizeof(user_ns.pad));
4088 if (copy_to_user(argp, &user_ns, sizeof(user_ns)))
4093 case KVM_ENABLE_CAP: {
4094 struct kvm_enable_cap cap;
4097 if (copy_from_user(&cap, argp, sizeof(cap)))
4099 r = kvm_vm_ioctl_enable_cap(kvm, &cap);
4103 r = kvm_vm_ioctl_assigned_device(kvm, ioctl, arg);
4109 static void kvm_init_msr_list(void)
4114 for (i = j = 0; i < ARRAY_SIZE(msrs_to_save); i++) {
4115 if (rdmsr_safe(msrs_to_save[i], &dummy[0], &dummy[1]) < 0)
4119 * Even MSRs that are valid in the host may not be exposed
4120 * to the guests in some cases.
4122 switch (msrs_to_save[i]) {
4123 case MSR_IA32_BNDCFGS:
4124 if (!kvm_x86_ops->mpx_supported())
4128 if (!kvm_x86_ops->rdtscp_supported())
4136 msrs_to_save[j] = msrs_to_save[i];
4139 num_msrs_to_save = j;
4141 for (i = j = 0; i < ARRAY_SIZE(emulated_msrs); i++) {
4142 switch (emulated_msrs[i]) {
4143 case MSR_IA32_SMBASE:
4144 if (!kvm_x86_ops->cpu_has_high_real_mode_segbase())
4152 emulated_msrs[j] = emulated_msrs[i];
4155 num_emulated_msrs = j;
4158 static int vcpu_mmio_write(struct kvm_vcpu *vcpu, gpa_t addr, int len,
4166 if (!(lapic_in_kernel(vcpu) &&
4167 !kvm_iodevice_write(vcpu, &vcpu->arch.apic->dev, addr, n, v))
4168 && kvm_io_bus_write(vcpu, KVM_MMIO_BUS, addr, n, v))
4179 static int vcpu_mmio_read(struct kvm_vcpu *vcpu, gpa_t addr, int len, void *v)
4186 if (!(lapic_in_kernel(vcpu) &&
4187 !kvm_iodevice_read(vcpu, &vcpu->arch.apic->dev,
4189 && kvm_io_bus_read(vcpu, KVM_MMIO_BUS, addr, n, v))
4191 trace_kvm_mmio(KVM_TRACE_MMIO_READ, n, addr, *(u64 *)v);
4201 static void kvm_set_segment(struct kvm_vcpu *vcpu,
4202 struct kvm_segment *var, int seg)
4204 kvm_x86_ops->set_segment(vcpu, var, seg);
4207 void kvm_get_segment(struct kvm_vcpu *vcpu,
4208 struct kvm_segment *var, int seg)
4210 kvm_x86_ops->get_segment(vcpu, var, seg);
4213 gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
4214 struct x86_exception *exception)
4218 BUG_ON(!mmu_is_nested(vcpu));
4220 /* NPT walks are always user-walks */
4221 access |= PFERR_USER_MASK;
4222 t_gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, gpa, access, exception);
4227 gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
4228 struct x86_exception *exception)
4230 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
4231 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
4234 gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
4235 struct x86_exception *exception)
4237 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
4238 access |= PFERR_FETCH_MASK;
4239 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
4242 gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
4243 struct x86_exception *exception)
4245 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
4246 access |= PFERR_WRITE_MASK;
4247 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
4250 /* uses this to access any guest's mapped memory without checking CPL */
4251 gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
4252 struct x86_exception *exception)
4254 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, 0, exception);
4257 static int kvm_read_guest_virt_helper(gva_t addr, void *val, unsigned int bytes,
4258 struct kvm_vcpu *vcpu, u32 access,
4259 struct x86_exception *exception)
4262 int r = X86EMUL_CONTINUE;
4265 gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr, access,
4267 unsigned offset = addr & (PAGE_SIZE-1);
4268 unsigned toread = min(bytes, (unsigned)PAGE_SIZE - offset);
4271 if (gpa == UNMAPPED_GVA)
4272 return X86EMUL_PROPAGATE_FAULT;
4273 ret = kvm_vcpu_read_guest_page(vcpu, gpa >> PAGE_SHIFT, data,
4276 r = X86EMUL_IO_NEEDED;
4288 /* used for instruction fetching */
4289 static int kvm_fetch_guest_virt(struct x86_emulate_ctxt *ctxt,
4290 gva_t addr, void *val, unsigned int bytes,
4291 struct x86_exception *exception)
4293 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4294 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
4298 /* Inline kvm_read_guest_virt_helper for speed. */
4299 gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr, access|PFERR_FETCH_MASK,
4301 if (unlikely(gpa == UNMAPPED_GVA))
4302 return X86EMUL_PROPAGATE_FAULT;
4304 offset = addr & (PAGE_SIZE-1);
4305 if (WARN_ON(offset + bytes > PAGE_SIZE))
4306 bytes = (unsigned)PAGE_SIZE - offset;
4307 ret = kvm_vcpu_read_guest_page(vcpu, gpa >> PAGE_SHIFT, val,
4309 if (unlikely(ret < 0))
4310 return X86EMUL_IO_NEEDED;
4312 return X86EMUL_CONTINUE;
4315 int kvm_read_guest_virt(struct x86_emulate_ctxt *ctxt,
4316 gva_t addr, void *val, unsigned int bytes,
4317 struct x86_exception *exception)
4319 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4320 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
4322 return kvm_read_guest_virt_helper(addr, val, bytes, vcpu, access,
4325 EXPORT_SYMBOL_GPL(kvm_read_guest_virt);
4327 static int kvm_read_guest_virt_system(struct x86_emulate_ctxt *ctxt,
4328 gva_t addr, void *val, unsigned int bytes,
4329 struct x86_exception *exception)
4331 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4332 return kvm_read_guest_virt_helper(addr, val, bytes, vcpu, 0, exception);
4335 static int kvm_read_guest_phys_system(struct x86_emulate_ctxt *ctxt,
4336 unsigned long addr, void *val, unsigned int bytes)
4338 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4339 int r = kvm_vcpu_read_guest(vcpu, addr, val, bytes);
4341 return r < 0 ? X86EMUL_IO_NEEDED : X86EMUL_CONTINUE;
4344 int kvm_write_guest_virt_system(struct x86_emulate_ctxt *ctxt,
4345 gva_t addr, void *val,
4347 struct x86_exception *exception)
4349 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4351 int r = X86EMUL_CONTINUE;
4354 gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr,
4357 unsigned offset = addr & (PAGE_SIZE-1);
4358 unsigned towrite = min(bytes, (unsigned)PAGE_SIZE - offset);
4361 if (gpa == UNMAPPED_GVA)
4362 return X86EMUL_PROPAGATE_FAULT;
4363 ret = kvm_vcpu_write_guest(vcpu, gpa, data, towrite);
4365 r = X86EMUL_IO_NEEDED;
4376 EXPORT_SYMBOL_GPL(kvm_write_guest_virt_system);
4378 static int vcpu_mmio_gva_to_gpa(struct kvm_vcpu *vcpu, unsigned long gva,
4379 gpa_t *gpa, struct x86_exception *exception,
4382 u32 access = ((kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0)
4383 | (write ? PFERR_WRITE_MASK : 0);
4386 * currently PKRU is only applied to ept enabled guest so
4387 * there is no pkey in EPT page table for L1 guest or EPT
4388 * shadow page table for L2 guest.
4390 if (vcpu_match_mmio_gva(vcpu, gva)
4391 && !permission_fault(vcpu, vcpu->arch.walk_mmu,
4392 vcpu->arch.access, 0, access)) {
4393 *gpa = vcpu->arch.mmio_gfn << PAGE_SHIFT |
4394 (gva & (PAGE_SIZE - 1));
4395 trace_vcpu_match_mmio(gva, *gpa, write, false);
4399 *gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
4401 if (*gpa == UNMAPPED_GVA)
4404 /* For APIC access vmexit */
4405 if ((*gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
4408 if (vcpu_match_mmio_gpa(vcpu, *gpa)) {
4409 trace_vcpu_match_mmio(gva, *gpa, write, true);
4416 int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
4417 const void *val, int bytes)
4421 ret = kvm_vcpu_write_guest(vcpu, gpa, val, bytes);
4424 kvm_page_track_write(vcpu, gpa, val, bytes);
4428 struct read_write_emulator_ops {
4429 int (*read_write_prepare)(struct kvm_vcpu *vcpu, void *val,
4431 int (*read_write_emulate)(struct kvm_vcpu *vcpu, gpa_t gpa,
4432 void *val, int bytes);
4433 int (*read_write_mmio)(struct kvm_vcpu *vcpu, gpa_t gpa,
4434 int bytes, void *val);
4435 int (*read_write_exit_mmio)(struct kvm_vcpu *vcpu, gpa_t gpa,
4436 void *val, int bytes);
4440 static int read_prepare(struct kvm_vcpu *vcpu, void *val, int bytes)
4442 if (vcpu->mmio_read_completed) {
4443 trace_kvm_mmio(KVM_TRACE_MMIO_READ, bytes,
4444 vcpu->mmio_fragments[0].gpa, *(u64 *)val);
4445 vcpu->mmio_read_completed = 0;
4452 static int read_emulate(struct kvm_vcpu *vcpu, gpa_t gpa,
4453 void *val, int bytes)
4455 return !kvm_vcpu_read_guest(vcpu, gpa, val, bytes);
4458 static int write_emulate(struct kvm_vcpu *vcpu, gpa_t gpa,
4459 void *val, int bytes)
4461 return emulator_write_phys(vcpu, gpa, val, bytes);
4464 static int write_mmio(struct kvm_vcpu *vcpu, gpa_t gpa, int bytes, void *val)
4466 trace_kvm_mmio(KVM_TRACE_MMIO_WRITE, bytes, gpa, *(u64 *)val);
4467 return vcpu_mmio_write(vcpu, gpa, bytes, val);
4470 static int read_exit_mmio(struct kvm_vcpu *vcpu, gpa_t gpa,
4471 void *val, int bytes)
4473 trace_kvm_mmio(KVM_TRACE_MMIO_READ_UNSATISFIED, bytes, gpa, 0);
4474 return X86EMUL_IO_NEEDED;
4477 static int write_exit_mmio(struct kvm_vcpu *vcpu, gpa_t gpa,
4478 void *val, int bytes)
4480 struct kvm_mmio_fragment *frag = &vcpu->mmio_fragments[0];
4482 memcpy(vcpu->run->mmio.data, frag->data, min(8u, frag->len));
4483 return X86EMUL_CONTINUE;
4486 static const struct read_write_emulator_ops read_emultor = {
4487 .read_write_prepare = read_prepare,
4488 .read_write_emulate = read_emulate,
4489 .read_write_mmio = vcpu_mmio_read,
4490 .read_write_exit_mmio = read_exit_mmio,
4493 static const struct read_write_emulator_ops write_emultor = {
4494 .read_write_emulate = write_emulate,
4495 .read_write_mmio = write_mmio,
4496 .read_write_exit_mmio = write_exit_mmio,
4500 static int emulator_read_write_onepage(unsigned long addr, void *val,
4502 struct x86_exception *exception,
4503 struct kvm_vcpu *vcpu,
4504 const struct read_write_emulator_ops *ops)
4508 bool write = ops->write;
4509 struct kvm_mmio_fragment *frag;
4511 ret = vcpu_mmio_gva_to_gpa(vcpu, addr, &gpa, exception, write);
4514 return X86EMUL_PROPAGATE_FAULT;
4516 /* For APIC access vmexit */
4520 if (ops->read_write_emulate(vcpu, gpa, val, bytes))
4521 return X86EMUL_CONTINUE;
4525 * Is this MMIO handled locally?
4527 handled = ops->read_write_mmio(vcpu, gpa, bytes, val);
4528 if (handled == bytes)
4529 return X86EMUL_CONTINUE;
4535 WARN_ON(vcpu->mmio_nr_fragments >= KVM_MAX_MMIO_FRAGMENTS);
4536 frag = &vcpu->mmio_fragments[vcpu->mmio_nr_fragments++];
4540 return X86EMUL_CONTINUE;
4543 static int emulator_read_write(struct x86_emulate_ctxt *ctxt,
4545 void *val, unsigned int bytes,
4546 struct x86_exception *exception,
4547 const struct read_write_emulator_ops *ops)
4549 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4553 if (ops->read_write_prepare &&
4554 ops->read_write_prepare(vcpu, val, bytes))
4555 return X86EMUL_CONTINUE;
4557 vcpu->mmio_nr_fragments = 0;
4559 /* Crossing a page boundary? */
4560 if (((addr + bytes - 1) ^ addr) & PAGE_MASK) {
4563 now = -addr & ~PAGE_MASK;
4564 rc = emulator_read_write_onepage(addr, val, now, exception,
4567 if (rc != X86EMUL_CONTINUE)
4570 if (ctxt->mode != X86EMUL_MODE_PROT64)
4576 rc = emulator_read_write_onepage(addr, val, bytes, exception,
4578 if (rc != X86EMUL_CONTINUE)
4581 if (!vcpu->mmio_nr_fragments)
4584 gpa = vcpu->mmio_fragments[0].gpa;
4586 vcpu->mmio_needed = 1;
4587 vcpu->mmio_cur_fragment = 0;
4589 vcpu->run->mmio.len = min(8u, vcpu->mmio_fragments[0].len);
4590 vcpu->run->mmio.is_write = vcpu->mmio_is_write = ops->write;
4591 vcpu->run->exit_reason = KVM_EXIT_MMIO;
4592 vcpu->run->mmio.phys_addr = gpa;
4594 return ops->read_write_exit_mmio(vcpu, gpa, val, bytes);
4597 static int emulator_read_emulated(struct x86_emulate_ctxt *ctxt,
4601 struct x86_exception *exception)
4603 return emulator_read_write(ctxt, addr, val, bytes,
4604 exception, &read_emultor);
4607 static int emulator_write_emulated(struct x86_emulate_ctxt *ctxt,
4611 struct x86_exception *exception)
4613 return emulator_read_write(ctxt, addr, (void *)val, bytes,
4614 exception, &write_emultor);
4617 #define CMPXCHG_TYPE(t, ptr, old, new) \
4618 (cmpxchg((t *)(ptr), *(t *)(old), *(t *)(new)) == *(t *)(old))
4620 #ifdef CONFIG_X86_64
4621 # define CMPXCHG64(ptr, old, new) CMPXCHG_TYPE(u64, ptr, old, new)
4623 # define CMPXCHG64(ptr, old, new) \
4624 (cmpxchg64((u64 *)(ptr), *(u64 *)(old), *(u64 *)(new)) == *(u64 *)(old))
4627 static int emulator_cmpxchg_emulated(struct x86_emulate_ctxt *ctxt,
4632 struct x86_exception *exception)
4634 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4640 /* guests cmpxchg8b have to be emulated atomically */
4641 if (bytes > 8 || (bytes & (bytes - 1)))
4644 gpa = kvm_mmu_gva_to_gpa_write(vcpu, addr, NULL);
4646 if (gpa == UNMAPPED_GVA ||
4647 (gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
4650 if (((gpa + bytes - 1) & PAGE_MASK) != (gpa & PAGE_MASK))
4653 page = kvm_vcpu_gfn_to_page(vcpu, gpa >> PAGE_SHIFT);
4654 if (is_error_page(page))
4657 kaddr = kmap_atomic(page);
4658 kaddr += offset_in_page(gpa);
4661 exchanged = CMPXCHG_TYPE(u8, kaddr, old, new);
4664 exchanged = CMPXCHG_TYPE(u16, kaddr, old, new);
4667 exchanged = CMPXCHG_TYPE(u32, kaddr, old, new);
4670 exchanged = CMPXCHG64(kaddr, old, new);
4675 kunmap_atomic(kaddr);
4676 kvm_release_page_dirty(page);
4679 return X86EMUL_CMPXCHG_FAILED;
4681 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
4682 kvm_page_track_write(vcpu, gpa, new, bytes);
4684 return X86EMUL_CONTINUE;
4687 printk_once(KERN_WARNING "kvm: emulating exchange as write\n");
4689 return emulator_write_emulated(ctxt, addr, new, bytes, exception);
4692 static int kernel_pio(struct kvm_vcpu *vcpu, void *pd)
4694 /* TODO: String I/O for in kernel device */
4697 if (vcpu->arch.pio.in)
4698 r = kvm_io_bus_read(vcpu, KVM_PIO_BUS, vcpu->arch.pio.port,
4699 vcpu->arch.pio.size, pd);
4701 r = kvm_io_bus_write(vcpu, KVM_PIO_BUS,
4702 vcpu->arch.pio.port, vcpu->arch.pio.size,
4707 static int emulator_pio_in_out(struct kvm_vcpu *vcpu, int size,
4708 unsigned short port, void *val,
4709 unsigned int count, bool in)
4711 vcpu->arch.pio.port = port;
4712 vcpu->arch.pio.in = in;
4713 vcpu->arch.pio.count = count;
4714 vcpu->arch.pio.size = size;
4716 if (!kernel_pio(vcpu, vcpu->arch.pio_data)) {
4717 vcpu->arch.pio.count = 0;
4721 vcpu->run->exit_reason = KVM_EXIT_IO;
4722 vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
4723 vcpu->run->io.size = size;
4724 vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
4725 vcpu->run->io.count = count;
4726 vcpu->run->io.port = port;
4731 static int emulator_pio_in_emulated(struct x86_emulate_ctxt *ctxt,
4732 int size, unsigned short port, void *val,
4735 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4738 if (vcpu->arch.pio.count)
4741 ret = emulator_pio_in_out(vcpu, size, port, val, count, true);
4744 memcpy(val, vcpu->arch.pio_data, size * count);
4745 trace_kvm_pio(KVM_PIO_IN, port, size, count, vcpu->arch.pio_data);
4746 vcpu->arch.pio.count = 0;
4753 static int emulator_pio_out_emulated(struct x86_emulate_ctxt *ctxt,
4754 int size, unsigned short port,
4755 const void *val, unsigned int count)
4757 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4759 memcpy(vcpu->arch.pio_data, val, size * count);
4760 trace_kvm_pio(KVM_PIO_OUT, port, size, count, vcpu->arch.pio_data);
4761 return emulator_pio_in_out(vcpu, size, port, (void *)val, count, false);
4764 static unsigned long get_segment_base(struct kvm_vcpu *vcpu, int seg)
4766 return kvm_x86_ops->get_segment_base(vcpu, seg);
4769 static void emulator_invlpg(struct x86_emulate_ctxt *ctxt, ulong address)
4771 kvm_mmu_invlpg(emul_to_vcpu(ctxt), address);
4774 int kvm_emulate_wbinvd_noskip(struct kvm_vcpu *vcpu)
4776 if (!need_emulate_wbinvd(vcpu))
4777 return X86EMUL_CONTINUE;
4779 if (kvm_x86_ops->has_wbinvd_exit()) {
4780 int cpu = get_cpu();
4782 cpumask_set_cpu(cpu, vcpu->arch.wbinvd_dirty_mask);
4783 smp_call_function_many(vcpu->arch.wbinvd_dirty_mask,
4784 wbinvd_ipi, NULL, 1);
4786 cpumask_clear(vcpu->arch.wbinvd_dirty_mask);
4789 return X86EMUL_CONTINUE;
4792 int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu)
4794 kvm_x86_ops->skip_emulated_instruction(vcpu);
4795 return kvm_emulate_wbinvd_noskip(vcpu);
4797 EXPORT_SYMBOL_GPL(kvm_emulate_wbinvd);
4801 static void emulator_wbinvd(struct x86_emulate_ctxt *ctxt)
4803 kvm_emulate_wbinvd_noskip(emul_to_vcpu(ctxt));
4806 static int emulator_get_dr(struct x86_emulate_ctxt *ctxt, int dr,
4807 unsigned long *dest)
4809 return kvm_get_dr(emul_to_vcpu(ctxt), dr, dest);
4812 static int emulator_set_dr(struct x86_emulate_ctxt *ctxt, int dr,
4813 unsigned long value)
4816 return __kvm_set_dr(emul_to_vcpu(ctxt), dr, value);
4819 static u64 mk_cr_64(u64 curr_cr, u32 new_val)
4821 return (curr_cr & ~((1ULL << 32) - 1)) | new_val;
4824 static unsigned long emulator_get_cr(struct x86_emulate_ctxt *ctxt, int cr)
4826 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4827 unsigned long value;
4831 value = kvm_read_cr0(vcpu);
4834 value = vcpu->arch.cr2;
4837 value = kvm_read_cr3(vcpu);
4840 value = kvm_read_cr4(vcpu);
4843 value = kvm_get_cr8(vcpu);
4846 kvm_err("%s: unexpected cr %u\n", __func__, cr);
4853 static int emulator_set_cr(struct x86_emulate_ctxt *ctxt, int cr, ulong val)
4855 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4860 res = kvm_set_cr0(vcpu, mk_cr_64(kvm_read_cr0(vcpu), val));
4863 vcpu->arch.cr2 = val;
4866 res = kvm_set_cr3(vcpu, val);
4869 res = kvm_set_cr4(vcpu, mk_cr_64(kvm_read_cr4(vcpu), val));
4872 res = kvm_set_cr8(vcpu, val);
4875 kvm_err("%s: unexpected cr %u\n", __func__, cr);
4882 static int emulator_get_cpl(struct x86_emulate_ctxt *ctxt)
4884 return kvm_x86_ops->get_cpl(emul_to_vcpu(ctxt));
4887 static void emulator_get_gdt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
4889 kvm_x86_ops->get_gdt(emul_to_vcpu(ctxt), dt);
4892 static void emulator_get_idt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
4894 kvm_x86_ops->get_idt(emul_to_vcpu(ctxt), dt);
4897 static void emulator_set_gdt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
4899 kvm_x86_ops->set_gdt(emul_to_vcpu(ctxt), dt);
4902 static void emulator_set_idt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
4904 kvm_x86_ops->set_idt(emul_to_vcpu(ctxt), dt);
4907 static unsigned long emulator_get_cached_segment_base(
4908 struct x86_emulate_ctxt *ctxt, int seg)
4910 return get_segment_base(emul_to_vcpu(ctxt), seg);
4913 static bool emulator_get_segment(struct x86_emulate_ctxt *ctxt, u16 *selector,
4914 struct desc_struct *desc, u32 *base3,
4917 struct kvm_segment var;
4919 kvm_get_segment(emul_to_vcpu(ctxt), &var, seg);
4920 *selector = var.selector;
4923 memset(desc, 0, sizeof(*desc));
4929 set_desc_limit(desc, var.limit);
4930 set_desc_base(desc, (unsigned long)var.base);
4931 #ifdef CONFIG_X86_64
4933 *base3 = var.base >> 32;
4935 desc->type = var.type;
4937 desc->dpl = var.dpl;
4938 desc->p = var.present;
4939 desc->avl = var.avl;
4947 static void emulator_set_segment(struct x86_emulate_ctxt *ctxt, u16 selector,
4948 struct desc_struct *desc, u32 base3,
4951 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4952 struct kvm_segment var;
4954 var.selector = selector;
4955 var.base = get_desc_base(desc);
4956 #ifdef CONFIG_X86_64
4957 var.base |= ((u64)base3) << 32;
4959 var.limit = get_desc_limit(desc);
4961 var.limit = (var.limit << 12) | 0xfff;
4962 var.type = desc->type;
4963 var.dpl = desc->dpl;
4968 var.avl = desc->avl;
4969 var.present = desc->p;
4970 var.unusable = !var.present;
4973 kvm_set_segment(vcpu, &var, seg);
4977 static int emulator_get_msr(struct x86_emulate_ctxt *ctxt,
4978 u32 msr_index, u64 *pdata)
4980 struct msr_data msr;
4983 msr.index = msr_index;
4984 msr.host_initiated = false;
4985 r = kvm_get_msr(emul_to_vcpu(ctxt), &msr);
4993 static int emulator_set_msr(struct x86_emulate_ctxt *ctxt,
4994 u32 msr_index, u64 data)
4996 struct msr_data msr;
4999 msr.index = msr_index;
5000 msr.host_initiated = false;
5001 return kvm_set_msr(emul_to_vcpu(ctxt), &msr);
5004 static u64 emulator_get_smbase(struct x86_emulate_ctxt *ctxt)
5006 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
5008 return vcpu->arch.smbase;
5011 static void emulator_set_smbase(struct x86_emulate_ctxt *ctxt, u64 smbase)
5013 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
5015 vcpu->arch.smbase = smbase;
5018 static int emulator_check_pmc(struct x86_emulate_ctxt *ctxt,
5021 return kvm_pmu_is_valid_msr_idx(emul_to_vcpu(ctxt), pmc);
5024 static int emulator_read_pmc(struct x86_emulate_ctxt *ctxt,
5025 u32 pmc, u64 *pdata)
5027 return kvm_pmu_rdpmc(emul_to_vcpu(ctxt), pmc, pdata);
5030 static void emulator_halt(struct x86_emulate_ctxt *ctxt)
5032 emul_to_vcpu(ctxt)->arch.halt_request = 1;
5035 static void emulator_get_fpu(struct x86_emulate_ctxt *ctxt)
5038 kvm_load_guest_fpu(emul_to_vcpu(ctxt));
5040 * CR0.TS may reference the host fpu state, not the guest fpu state,
5041 * so it may be clear at this point.
5046 static void emulator_put_fpu(struct x86_emulate_ctxt *ctxt)
5051 static int emulator_intercept(struct x86_emulate_ctxt *ctxt,
5052 struct x86_instruction_info *info,
5053 enum x86_intercept_stage stage)
5055 return kvm_x86_ops->check_intercept(emul_to_vcpu(ctxt), info, stage);
5058 static void emulator_get_cpuid(struct x86_emulate_ctxt *ctxt,
5059 u32 *eax, u32 *ebx, u32 *ecx, u32 *edx)
5061 kvm_cpuid(emul_to_vcpu(ctxt), eax, ebx, ecx, edx);
5064 static ulong emulator_read_gpr(struct x86_emulate_ctxt *ctxt, unsigned reg)
5066 return kvm_register_read(emul_to_vcpu(ctxt), reg);
5069 static void emulator_write_gpr(struct x86_emulate_ctxt *ctxt, unsigned reg, ulong val)
5071 kvm_register_write(emul_to_vcpu(ctxt), reg, val);
5074 static void emulator_set_nmi_mask(struct x86_emulate_ctxt *ctxt, bool masked)
5076 kvm_x86_ops->set_nmi_mask(emul_to_vcpu(ctxt), masked);
5079 static const struct x86_emulate_ops emulate_ops = {
5080 .read_gpr = emulator_read_gpr,
5081 .write_gpr = emulator_write_gpr,
5082 .read_std = kvm_read_guest_virt_system,
5083 .write_std = kvm_write_guest_virt_system,
5084 .read_phys = kvm_read_guest_phys_system,
5085 .fetch = kvm_fetch_guest_virt,
5086 .read_emulated = emulator_read_emulated,
5087 .write_emulated = emulator_write_emulated,
5088 .cmpxchg_emulated = emulator_cmpxchg_emulated,
5089 .invlpg = emulator_invlpg,
5090 .pio_in_emulated = emulator_pio_in_emulated,
5091 .pio_out_emulated = emulator_pio_out_emulated,
5092 .get_segment = emulator_get_segment,
5093 .set_segment = emulator_set_segment,
5094 .get_cached_segment_base = emulator_get_cached_segment_base,
5095 .get_gdt = emulator_get_gdt,
5096 .get_idt = emulator_get_idt,
5097 .set_gdt = emulator_set_gdt,
5098 .set_idt = emulator_set_idt,
5099 .get_cr = emulator_get_cr,
5100 .set_cr = emulator_set_cr,
5101 .cpl = emulator_get_cpl,
5102 .get_dr = emulator_get_dr,
5103 .set_dr = emulator_set_dr,
5104 .get_smbase = emulator_get_smbase,
5105 .set_smbase = emulator_set_smbase,
5106 .set_msr = emulator_set_msr,
5107 .get_msr = emulator_get_msr,
5108 .check_pmc = emulator_check_pmc,
5109 .read_pmc = emulator_read_pmc,
5110 .halt = emulator_halt,
5111 .wbinvd = emulator_wbinvd,
5112 .fix_hypercall = emulator_fix_hypercall,
5113 .get_fpu = emulator_get_fpu,
5114 .put_fpu = emulator_put_fpu,
5115 .intercept = emulator_intercept,
5116 .get_cpuid = emulator_get_cpuid,
5117 .set_nmi_mask = emulator_set_nmi_mask,
5120 static void toggle_interruptibility(struct kvm_vcpu *vcpu, u32 mask)
5122 u32 int_shadow = kvm_x86_ops->get_interrupt_shadow(vcpu);
5124 * an sti; sti; sequence only disable interrupts for the first
5125 * instruction. So, if the last instruction, be it emulated or
5126 * not, left the system with the INT_STI flag enabled, it
5127 * means that the last instruction is an sti. We should not
5128 * leave the flag on in this case. The same goes for mov ss
5130 if (int_shadow & mask)
5132 if (unlikely(int_shadow || mask)) {
5133 kvm_x86_ops->set_interrupt_shadow(vcpu, mask);
5135 kvm_make_request(KVM_REQ_EVENT, vcpu);
5139 static bool inject_emulated_exception(struct kvm_vcpu *vcpu)
5141 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
5142 if (ctxt->exception.vector == PF_VECTOR)
5143 return kvm_propagate_fault(vcpu, &ctxt->exception);
5145 if (ctxt->exception.error_code_valid)
5146 kvm_queue_exception_e(vcpu, ctxt->exception.vector,
5147 ctxt->exception.error_code);
5149 kvm_queue_exception(vcpu, ctxt->exception.vector);
5153 static void init_emulate_ctxt(struct kvm_vcpu *vcpu)
5155 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
5158 kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
5160 ctxt->eflags = kvm_get_rflags(vcpu);
5161 ctxt->eip = kvm_rip_read(vcpu);
5162 ctxt->mode = (!is_protmode(vcpu)) ? X86EMUL_MODE_REAL :
5163 (ctxt->eflags & X86_EFLAGS_VM) ? X86EMUL_MODE_VM86 :
5164 (cs_l && is_long_mode(vcpu)) ? X86EMUL_MODE_PROT64 :
5165 cs_db ? X86EMUL_MODE_PROT32 :
5166 X86EMUL_MODE_PROT16;
5167 BUILD_BUG_ON(HF_GUEST_MASK != X86EMUL_GUEST_MASK);
5168 BUILD_BUG_ON(HF_SMM_MASK != X86EMUL_SMM_MASK);
5169 BUILD_BUG_ON(HF_SMM_INSIDE_NMI_MASK != X86EMUL_SMM_INSIDE_NMI_MASK);
5170 ctxt->emul_flags = vcpu->arch.hflags;
5172 init_decode_cache(ctxt);
5173 vcpu->arch.emulate_regs_need_sync_from_vcpu = false;
5176 int kvm_inject_realmode_interrupt(struct kvm_vcpu *vcpu, int irq, int inc_eip)
5178 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
5181 init_emulate_ctxt(vcpu);
5185 ctxt->_eip = ctxt->eip + inc_eip;
5186 ret = emulate_int_real(ctxt, irq);
5188 if (ret != X86EMUL_CONTINUE)
5189 return EMULATE_FAIL;
5191 ctxt->eip = ctxt->_eip;
5192 kvm_rip_write(vcpu, ctxt->eip);
5193 kvm_set_rflags(vcpu, ctxt->eflags);
5195 if (irq == NMI_VECTOR)
5196 vcpu->arch.nmi_pending = 0;
5198 vcpu->arch.interrupt.pending = false;
5200 return EMULATE_DONE;
5202 EXPORT_SYMBOL_GPL(kvm_inject_realmode_interrupt);
5204 static int handle_emulation_failure(struct kvm_vcpu *vcpu)
5206 int r = EMULATE_DONE;
5208 ++vcpu->stat.insn_emulation_fail;
5209 trace_kvm_emulate_insn_failed(vcpu);
5210 if (!is_guest_mode(vcpu) && kvm_x86_ops->get_cpl(vcpu) == 0) {
5211 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5212 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5213 vcpu->run->internal.ndata = 0;
5216 kvm_queue_exception(vcpu, UD_VECTOR);
5221 static bool reexecute_instruction(struct kvm_vcpu *vcpu, gva_t cr2,
5222 bool write_fault_to_shadow_pgtable,
5228 if (emulation_type & EMULTYPE_NO_REEXECUTE)
5231 if (!vcpu->arch.mmu.direct_map) {
5233 * Write permission should be allowed since only
5234 * write access need to be emulated.
5236 gpa = kvm_mmu_gva_to_gpa_write(vcpu, cr2, NULL);
5239 * If the mapping is invalid in guest, let cpu retry
5240 * it to generate fault.
5242 if (gpa == UNMAPPED_GVA)
5247 * Do not retry the unhandleable instruction if it faults on the
5248 * readonly host memory, otherwise it will goto a infinite loop:
5249 * retry instruction -> write #PF -> emulation fail -> retry
5250 * instruction -> ...
5252 pfn = gfn_to_pfn(vcpu->kvm, gpa_to_gfn(gpa));
5255 * If the instruction failed on the error pfn, it can not be fixed,
5256 * report the error to userspace.
5258 if (is_error_noslot_pfn(pfn))
5261 kvm_release_pfn_clean(pfn);
5263 /* The instructions are well-emulated on direct mmu. */
5264 if (vcpu->arch.mmu.direct_map) {
5265 unsigned int indirect_shadow_pages;
5267 spin_lock(&vcpu->kvm->mmu_lock);
5268 indirect_shadow_pages = vcpu->kvm->arch.indirect_shadow_pages;
5269 spin_unlock(&vcpu->kvm->mmu_lock);
5271 if (indirect_shadow_pages)
5272 kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(gpa));
5278 * if emulation was due to access to shadowed page table
5279 * and it failed try to unshadow page and re-enter the
5280 * guest to let CPU execute the instruction.
5282 kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(gpa));
5285 * If the access faults on its page table, it can not
5286 * be fixed by unprotecting shadow page and it should
5287 * be reported to userspace.
5289 return !write_fault_to_shadow_pgtable;
5292 static bool retry_instruction(struct x86_emulate_ctxt *ctxt,
5293 unsigned long cr2, int emulation_type)
5295 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
5296 unsigned long last_retry_eip, last_retry_addr, gpa = cr2;
5298 last_retry_eip = vcpu->arch.last_retry_eip;
5299 last_retry_addr = vcpu->arch.last_retry_addr;
5302 * If the emulation is caused by #PF and it is non-page_table
5303 * writing instruction, it means the VM-EXIT is caused by shadow
5304 * page protected, we can zap the shadow page and retry this
5305 * instruction directly.
5307 * Note: if the guest uses a non-page-table modifying instruction
5308 * on the PDE that points to the instruction, then we will unmap
5309 * the instruction and go to an infinite loop. So, we cache the
5310 * last retried eip and the last fault address, if we meet the eip
5311 * and the address again, we can break out of the potential infinite
5314 vcpu->arch.last_retry_eip = vcpu->arch.last_retry_addr = 0;
5316 if (!(emulation_type & EMULTYPE_RETRY))
5319 if (x86_page_table_writing_insn(ctxt))
5322 if (ctxt->eip == last_retry_eip && last_retry_addr == cr2)
5325 vcpu->arch.last_retry_eip = ctxt->eip;
5326 vcpu->arch.last_retry_addr = cr2;
5328 if (!vcpu->arch.mmu.direct_map)
5329 gpa = kvm_mmu_gva_to_gpa_write(vcpu, cr2, NULL);
5331 kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(gpa));
5336 static int complete_emulated_mmio(struct kvm_vcpu *vcpu);
5337 static int complete_emulated_pio(struct kvm_vcpu *vcpu);
5339 static void kvm_smm_changed(struct kvm_vcpu *vcpu)
5341 if (!(vcpu->arch.hflags & HF_SMM_MASK)) {
5342 /* This is a good place to trace that we are exiting SMM. */
5343 trace_kvm_enter_smm(vcpu->vcpu_id, vcpu->arch.smbase, false);
5345 /* Process a latched INIT or SMI, if any. */
5346 kvm_make_request(KVM_REQ_EVENT, vcpu);
5349 kvm_mmu_reset_context(vcpu);
5352 static void kvm_set_hflags(struct kvm_vcpu *vcpu, unsigned emul_flags)
5354 unsigned changed = vcpu->arch.hflags ^ emul_flags;
5356 vcpu->arch.hflags = emul_flags;
5358 if (changed & HF_SMM_MASK)
5359 kvm_smm_changed(vcpu);
5362 static int kvm_vcpu_check_hw_bp(unsigned long addr, u32 type, u32 dr7,
5371 for (i = 0; i < 4; i++, enable >>= 2, rwlen >>= 4)
5372 if ((enable & 3) && (rwlen & 15) == type && db[i] == addr)
5377 static void kvm_vcpu_check_singlestep(struct kvm_vcpu *vcpu, unsigned long rflags, int *r)
5379 struct kvm_run *kvm_run = vcpu->run;
5382 * rflags is the old, "raw" value of the flags. The new value has
5383 * not been saved yet.
5385 * This is correct even for TF set by the guest, because "the
5386 * processor will not generate this exception after the instruction
5387 * that sets the TF flag".
5389 if (unlikely(rflags & X86_EFLAGS_TF)) {
5390 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP) {
5391 kvm_run->debug.arch.dr6 = DR6_BS | DR6_FIXED_1 |
5393 kvm_run->debug.arch.pc = vcpu->arch.singlestep_rip;
5394 kvm_run->debug.arch.exception = DB_VECTOR;
5395 kvm_run->exit_reason = KVM_EXIT_DEBUG;
5396 *r = EMULATE_USER_EXIT;
5398 vcpu->arch.emulate_ctxt.eflags &= ~X86_EFLAGS_TF;
5400 * "Certain debug exceptions may clear bit 0-3. The
5401 * remaining contents of the DR6 register are never
5402 * cleared by the processor".
5404 vcpu->arch.dr6 &= ~15;
5405 vcpu->arch.dr6 |= DR6_BS | DR6_RTM;
5406 kvm_queue_exception(vcpu, DB_VECTOR);
5411 static bool kvm_vcpu_check_breakpoint(struct kvm_vcpu *vcpu, int *r)
5413 if (unlikely(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) &&
5414 (vcpu->arch.guest_debug_dr7 & DR7_BP_EN_MASK)) {
5415 struct kvm_run *kvm_run = vcpu->run;
5416 unsigned long eip = kvm_get_linear_rip(vcpu);
5417 u32 dr6 = kvm_vcpu_check_hw_bp(eip, 0,
5418 vcpu->arch.guest_debug_dr7,
5422 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1 | DR6_RTM;
5423 kvm_run->debug.arch.pc = eip;
5424 kvm_run->debug.arch.exception = DB_VECTOR;
5425 kvm_run->exit_reason = KVM_EXIT_DEBUG;
5426 *r = EMULATE_USER_EXIT;
5431 if (unlikely(vcpu->arch.dr7 & DR7_BP_EN_MASK) &&
5432 !(kvm_get_rflags(vcpu) & X86_EFLAGS_RF)) {
5433 unsigned long eip = kvm_get_linear_rip(vcpu);
5434 u32 dr6 = kvm_vcpu_check_hw_bp(eip, 0,
5439 vcpu->arch.dr6 &= ~15;
5440 vcpu->arch.dr6 |= dr6 | DR6_RTM;
5441 kvm_queue_exception(vcpu, DB_VECTOR);
5450 int x86_emulate_instruction(struct kvm_vcpu *vcpu,
5457 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
5458 bool writeback = true;
5459 bool write_fault_to_spt = vcpu->arch.write_fault_to_shadow_pgtable;
5462 * Clear write_fault_to_shadow_pgtable here to ensure it is
5465 vcpu->arch.write_fault_to_shadow_pgtable = false;
5466 kvm_clear_exception_queue(vcpu);
5468 if (!(emulation_type & EMULTYPE_NO_DECODE)) {
5469 init_emulate_ctxt(vcpu);
5472 * We will reenter on the same instruction since
5473 * we do not set complete_userspace_io. This does not
5474 * handle watchpoints yet, those would be handled in
5477 if (kvm_vcpu_check_breakpoint(vcpu, &r))
5480 ctxt->interruptibility = 0;
5481 ctxt->have_exception = false;
5482 ctxt->exception.vector = -1;
5483 ctxt->perm_ok = false;
5485 ctxt->ud = emulation_type & EMULTYPE_TRAP_UD;
5487 r = x86_decode_insn(ctxt, insn, insn_len);
5489 trace_kvm_emulate_insn_start(vcpu);
5490 ++vcpu->stat.insn_emulation;
5491 if (r != EMULATION_OK) {
5492 if (emulation_type & EMULTYPE_TRAP_UD)
5493 return EMULATE_FAIL;
5494 if (reexecute_instruction(vcpu, cr2, write_fault_to_spt,
5496 return EMULATE_DONE;
5497 if (emulation_type & EMULTYPE_SKIP)
5498 return EMULATE_FAIL;
5499 return handle_emulation_failure(vcpu);
5503 if (emulation_type & EMULTYPE_SKIP) {
5504 kvm_rip_write(vcpu, ctxt->_eip);
5505 if (ctxt->eflags & X86_EFLAGS_RF)
5506 kvm_set_rflags(vcpu, ctxt->eflags & ~X86_EFLAGS_RF);
5507 return EMULATE_DONE;
5510 if (retry_instruction(ctxt, cr2, emulation_type))
5511 return EMULATE_DONE;
5513 /* this is needed for vmware backdoor interface to work since it
5514 changes registers values during IO operation */
5515 if (vcpu->arch.emulate_regs_need_sync_from_vcpu) {
5516 vcpu->arch.emulate_regs_need_sync_from_vcpu = false;
5517 emulator_invalidate_register_cache(ctxt);
5521 r = x86_emulate_insn(ctxt);
5523 if (r == EMULATION_INTERCEPTED)
5524 return EMULATE_DONE;
5526 if (r == EMULATION_FAILED) {
5527 if (reexecute_instruction(vcpu, cr2, write_fault_to_spt,
5529 return EMULATE_DONE;
5531 return handle_emulation_failure(vcpu);
5534 if (ctxt->have_exception) {
5536 if (inject_emulated_exception(vcpu))
5538 } else if (vcpu->arch.pio.count) {
5539 if (!vcpu->arch.pio.in) {
5540 /* FIXME: return into emulator if single-stepping. */
5541 vcpu->arch.pio.count = 0;
5544 vcpu->arch.complete_userspace_io = complete_emulated_pio;
5546 r = EMULATE_USER_EXIT;
5547 } else if (vcpu->mmio_needed) {
5548 if (!vcpu->mmio_is_write)
5550 r = EMULATE_USER_EXIT;
5551 vcpu->arch.complete_userspace_io = complete_emulated_mmio;
5552 } else if (r == EMULATION_RESTART)
5558 unsigned long rflags = kvm_x86_ops->get_rflags(vcpu);
5559 toggle_interruptibility(vcpu, ctxt->interruptibility);
5560 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
5561 if (vcpu->arch.hflags != ctxt->emul_flags)
5562 kvm_set_hflags(vcpu, ctxt->emul_flags);
5563 kvm_rip_write(vcpu, ctxt->eip);
5564 if (r == EMULATE_DONE)
5565 kvm_vcpu_check_singlestep(vcpu, rflags, &r);
5566 if (!ctxt->have_exception ||
5567 exception_type(ctxt->exception.vector) == EXCPT_TRAP)
5568 __kvm_set_rflags(vcpu, ctxt->eflags);
5571 * For STI, interrupts are shadowed; so KVM_REQ_EVENT will
5572 * do nothing, and it will be requested again as soon as
5573 * the shadow expires. But we still need to check here,
5574 * because POPF has no interrupt shadow.
5576 if (unlikely((ctxt->eflags & ~rflags) & X86_EFLAGS_IF))
5577 kvm_make_request(KVM_REQ_EVENT, vcpu);
5579 vcpu->arch.emulate_regs_need_sync_to_vcpu = true;
5583 EXPORT_SYMBOL_GPL(x86_emulate_instruction);
5585 int kvm_fast_pio_out(struct kvm_vcpu *vcpu, int size, unsigned short port)
5587 unsigned long val = kvm_register_read(vcpu, VCPU_REGS_RAX);
5588 int ret = emulator_pio_out_emulated(&vcpu->arch.emulate_ctxt,
5589 size, port, &val, 1);
5590 /* do not return to emulator after return from userspace */
5591 vcpu->arch.pio.count = 0;
5594 EXPORT_SYMBOL_GPL(kvm_fast_pio_out);
5596 static int kvmclock_cpu_down_prep(unsigned int cpu)
5598 __this_cpu_write(cpu_tsc_khz, 0);
5602 static void tsc_khz_changed(void *data)
5604 struct cpufreq_freqs *freq = data;
5605 unsigned long khz = 0;
5609 else if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
5610 khz = cpufreq_quick_get(raw_smp_processor_id());
5613 __this_cpu_write(cpu_tsc_khz, khz);
5616 static int kvmclock_cpufreq_notifier(struct notifier_block *nb, unsigned long val,
5619 struct cpufreq_freqs *freq = data;
5621 struct kvm_vcpu *vcpu;
5622 int i, send_ipi = 0;
5625 * We allow guests to temporarily run on slowing clocks,
5626 * provided we notify them after, or to run on accelerating
5627 * clocks, provided we notify them before. Thus time never
5630 * However, we have a problem. We can't atomically update
5631 * the frequency of a given CPU from this function; it is
5632 * merely a notifier, which can be called from any CPU.
5633 * Changing the TSC frequency at arbitrary points in time
5634 * requires a recomputation of local variables related to
5635 * the TSC for each VCPU. We must flag these local variables
5636 * to be updated and be sure the update takes place with the
5637 * new frequency before any guests proceed.
5639 * Unfortunately, the combination of hotplug CPU and frequency
5640 * change creates an intractable locking scenario; the order
5641 * of when these callouts happen is undefined with respect to
5642 * CPU hotplug, and they can race with each other. As such,
5643 * merely setting per_cpu(cpu_tsc_khz) = X during a hotadd is
5644 * undefined; you can actually have a CPU frequency change take
5645 * place in between the computation of X and the setting of the
5646 * variable. To protect against this problem, all updates of
5647 * the per_cpu tsc_khz variable are done in an interrupt
5648 * protected IPI, and all callers wishing to update the value
5649 * must wait for a synchronous IPI to complete (which is trivial
5650 * if the caller is on the CPU already). This establishes the
5651 * necessary total order on variable updates.
5653 * Note that because a guest time update may take place
5654 * anytime after the setting of the VCPU's request bit, the
5655 * correct TSC value must be set before the request. However,
5656 * to ensure the update actually makes it to any guest which
5657 * starts running in hardware virtualization between the set
5658 * and the acquisition of the spinlock, we must also ping the
5659 * CPU after setting the request bit.
5663 if (val == CPUFREQ_PRECHANGE && freq->old > freq->new)
5665 if (val == CPUFREQ_POSTCHANGE && freq->old < freq->new)
5668 smp_call_function_single(freq->cpu, tsc_khz_changed, freq, 1);
5670 spin_lock(&kvm_lock);
5671 list_for_each_entry(kvm, &vm_list, vm_list) {
5672 kvm_for_each_vcpu(i, vcpu, kvm) {
5673 if (vcpu->cpu != freq->cpu)
5675 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
5676 if (vcpu->cpu != smp_processor_id())
5680 spin_unlock(&kvm_lock);
5682 if (freq->old < freq->new && send_ipi) {
5684 * We upscale the frequency. Must make the guest
5685 * doesn't see old kvmclock values while running with
5686 * the new frequency, otherwise we risk the guest sees
5687 * time go backwards.
5689 * In case we update the frequency for another cpu
5690 * (which might be in guest context) send an interrupt
5691 * to kick the cpu out of guest context. Next time
5692 * guest context is entered kvmclock will be updated,
5693 * so the guest will not see stale values.
5695 smp_call_function_single(freq->cpu, tsc_khz_changed, freq, 1);
5700 static struct notifier_block kvmclock_cpufreq_notifier_block = {
5701 .notifier_call = kvmclock_cpufreq_notifier
5704 static int kvmclock_cpu_online(unsigned int cpu)
5706 tsc_khz_changed(NULL);
5710 static void kvm_timer_init(void)
5714 max_tsc_khz = tsc_khz;
5716 if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC)) {
5717 #ifdef CONFIG_CPU_FREQ
5718 struct cpufreq_policy policy;
5719 memset(&policy, 0, sizeof(policy));
5721 cpufreq_get_policy(&policy, cpu);
5722 if (policy.cpuinfo.max_freq)
5723 max_tsc_khz = policy.cpuinfo.max_freq;
5726 cpufreq_register_notifier(&kvmclock_cpufreq_notifier_block,
5727 CPUFREQ_TRANSITION_NOTIFIER);
5729 pr_debug("kvm: max_tsc_khz = %ld\n", max_tsc_khz);
5731 cpuhp_setup_state(CPUHP_AP_X86_KVM_CLK_ONLINE, "AP_X86_KVM_CLK_ONLINE",
5732 kvmclock_cpu_online, kvmclock_cpu_down_prep);
5735 static DEFINE_PER_CPU(struct kvm_vcpu *, current_vcpu);
5737 int kvm_is_in_guest(void)
5739 return __this_cpu_read(current_vcpu) != NULL;
5742 static int kvm_is_user_mode(void)
5746 if (__this_cpu_read(current_vcpu))
5747 user_mode = kvm_x86_ops->get_cpl(__this_cpu_read(current_vcpu));
5749 return user_mode != 0;
5752 static unsigned long kvm_get_guest_ip(void)
5754 unsigned long ip = 0;
5756 if (__this_cpu_read(current_vcpu))
5757 ip = kvm_rip_read(__this_cpu_read(current_vcpu));
5762 static struct perf_guest_info_callbacks kvm_guest_cbs = {
5763 .is_in_guest = kvm_is_in_guest,
5764 .is_user_mode = kvm_is_user_mode,
5765 .get_guest_ip = kvm_get_guest_ip,
5768 void kvm_before_handle_nmi(struct kvm_vcpu *vcpu)
5770 __this_cpu_write(current_vcpu, vcpu);
5772 EXPORT_SYMBOL_GPL(kvm_before_handle_nmi);
5774 void kvm_after_handle_nmi(struct kvm_vcpu *vcpu)
5776 __this_cpu_write(current_vcpu, NULL);
5778 EXPORT_SYMBOL_GPL(kvm_after_handle_nmi);
5780 static void kvm_set_mmio_spte_mask(void)
5783 int maxphyaddr = boot_cpu_data.x86_phys_bits;
5786 * Set the reserved bits and the present bit of an paging-structure
5787 * entry to generate page fault with PFER.RSV = 1.
5789 /* Mask the reserved physical address bits. */
5790 mask = rsvd_bits(maxphyaddr, 51);
5792 /* Bit 62 is always reserved for 32bit host. */
5793 mask |= 0x3ull << 62;
5795 /* Set the present bit. */
5798 #ifdef CONFIG_X86_64
5800 * If reserved bit is not supported, clear the present bit to disable
5803 if (maxphyaddr == 52)
5807 kvm_mmu_set_mmio_spte_mask(mask);
5810 #ifdef CONFIG_X86_64
5811 static void pvclock_gtod_update_fn(struct work_struct *work)
5815 struct kvm_vcpu *vcpu;
5818 spin_lock(&kvm_lock);
5819 list_for_each_entry(kvm, &vm_list, vm_list)
5820 kvm_for_each_vcpu(i, vcpu, kvm)
5821 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
5822 atomic_set(&kvm_guest_has_master_clock, 0);
5823 spin_unlock(&kvm_lock);
5826 static DECLARE_WORK(pvclock_gtod_work, pvclock_gtod_update_fn);
5829 * Notification about pvclock gtod data update.
5831 static int pvclock_gtod_notify(struct notifier_block *nb, unsigned long unused,
5834 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
5835 struct timekeeper *tk = priv;
5837 update_pvclock_gtod(tk);
5839 /* disable master clock if host does not trust, or does not
5840 * use, TSC clocksource
5842 if (gtod->clock.vclock_mode != VCLOCK_TSC &&
5843 atomic_read(&kvm_guest_has_master_clock) != 0)
5844 queue_work(system_long_wq, &pvclock_gtod_work);
5849 static struct notifier_block pvclock_gtod_notifier = {
5850 .notifier_call = pvclock_gtod_notify,
5854 int kvm_arch_init(void *opaque)
5857 struct kvm_x86_ops *ops = opaque;
5860 printk(KERN_ERR "kvm: already loaded the other module\n");
5865 if (!ops->cpu_has_kvm_support()) {
5866 printk(KERN_ERR "kvm: no hardware support\n");
5870 if (ops->disabled_by_bios()) {
5871 printk(KERN_ERR "kvm: disabled by bios\n");
5877 shared_msrs = alloc_percpu(struct kvm_shared_msrs);
5879 printk(KERN_ERR "kvm: failed to allocate percpu kvm_shared_msrs\n");
5883 r = kvm_mmu_module_init();
5885 goto out_free_percpu;
5887 kvm_set_mmio_spte_mask();
5891 kvm_mmu_set_mask_ptes(PT_USER_MASK, PT_ACCESSED_MASK,
5892 PT_DIRTY_MASK, PT64_NX_MASK, 0,
5896 perf_register_guest_info_callbacks(&kvm_guest_cbs);
5898 if (boot_cpu_has(X86_FEATURE_XSAVE))
5899 host_xcr0 = xgetbv(XCR_XFEATURE_ENABLED_MASK);
5902 #ifdef CONFIG_X86_64
5903 pvclock_gtod_register_notifier(&pvclock_gtod_notifier);
5909 free_percpu(shared_msrs);
5914 void kvm_arch_exit(void)
5916 perf_unregister_guest_info_callbacks(&kvm_guest_cbs);
5918 if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
5919 cpufreq_unregister_notifier(&kvmclock_cpufreq_notifier_block,
5920 CPUFREQ_TRANSITION_NOTIFIER);
5921 cpuhp_remove_state_nocalls(CPUHP_AP_X86_KVM_CLK_ONLINE);
5922 #ifdef CONFIG_X86_64
5923 pvclock_gtod_unregister_notifier(&pvclock_gtod_notifier);
5926 kvm_mmu_module_exit();
5927 free_percpu(shared_msrs);
5930 int kvm_vcpu_halt(struct kvm_vcpu *vcpu)
5932 ++vcpu->stat.halt_exits;
5933 if (lapic_in_kernel(vcpu)) {
5934 vcpu->arch.mp_state = KVM_MP_STATE_HALTED;
5937 vcpu->run->exit_reason = KVM_EXIT_HLT;
5941 EXPORT_SYMBOL_GPL(kvm_vcpu_halt);
5943 int kvm_emulate_halt(struct kvm_vcpu *vcpu)
5945 kvm_x86_ops->skip_emulated_instruction(vcpu);
5946 return kvm_vcpu_halt(vcpu);
5948 EXPORT_SYMBOL_GPL(kvm_emulate_halt);
5951 * kvm_pv_kick_cpu_op: Kick a vcpu.
5953 * @apicid - apicid of vcpu to be kicked.
5955 static void kvm_pv_kick_cpu_op(struct kvm *kvm, unsigned long flags, int apicid)
5957 struct kvm_lapic_irq lapic_irq;
5959 lapic_irq.shorthand = 0;
5960 lapic_irq.dest_mode = 0;
5961 lapic_irq.dest_id = apicid;
5962 lapic_irq.msi_redir_hint = false;
5964 lapic_irq.delivery_mode = APIC_DM_REMRD;
5965 kvm_irq_delivery_to_apic(kvm, NULL, &lapic_irq, NULL);
5968 void kvm_vcpu_deactivate_apicv(struct kvm_vcpu *vcpu)
5970 vcpu->arch.apicv_active = false;
5971 kvm_x86_ops->refresh_apicv_exec_ctrl(vcpu);
5974 int kvm_emulate_hypercall(struct kvm_vcpu *vcpu)
5976 unsigned long nr, a0, a1, a2, a3, ret;
5977 int op_64_bit, r = 1;
5979 kvm_x86_ops->skip_emulated_instruction(vcpu);
5981 if (kvm_hv_hypercall_enabled(vcpu->kvm))
5982 return kvm_hv_hypercall(vcpu);
5984 nr = kvm_register_read(vcpu, VCPU_REGS_RAX);
5985 a0 = kvm_register_read(vcpu, VCPU_REGS_RBX);
5986 a1 = kvm_register_read(vcpu, VCPU_REGS_RCX);
5987 a2 = kvm_register_read(vcpu, VCPU_REGS_RDX);
5988 a3 = kvm_register_read(vcpu, VCPU_REGS_RSI);
5990 trace_kvm_hypercall(nr, a0, a1, a2, a3);
5992 op_64_bit = is_64_bit_mode(vcpu);
6001 if (kvm_x86_ops->get_cpl(vcpu) != 0) {
6007 case KVM_HC_VAPIC_POLL_IRQ:
6010 case KVM_HC_KICK_CPU:
6011 kvm_pv_kick_cpu_op(vcpu->kvm, a0, a1);
6021 kvm_register_write(vcpu, VCPU_REGS_RAX, ret);
6022 ++vcpu->stat.hypercalls;
6025 EXPORT_SYMBOL_GPL(kvm_emulate_hypercall);
6027 static int emulator_fix_hypercall(struct x86_emulate_ctxt *ctxt)
6029 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
6030 char instruction[3];
6031 unsigned long rip = kvm_rip_read(vcpu);
6033 kvm_x86_ops->patch_hypercall(vcpu, instruction);
6035 return emulator_write_emulated(ctxt, rip, instruction, 3, NULL);
6038 static int dm_request_for_irq_injection(struct kvm_vcpu *vcpu)
6040 return vcpu->run->request_interrupt_window &&
6041 likely(!pic_in_kernel(vcpu->kvm));
6044 static void post_kvm_run_save(struct kvm_vcpu *vcpu)
6046 struct kvm_run *kvm_run = vcpu->run;
6048 kvm_run->if_flag = (kvm_get_rflags(vcpu) & X86_EFLAGS_IF) != 0;
6049 kvm_run->flags = is_smm(vcpu) ? KVM_RUN_X86_SMM : 0;
6050 kvm_run->cr8 = kvm_get_cr8(vcpu);
6051 kvm_run->apic_base = kvm_get_apic_base(vcpu);
6052 kvm_run->ready_for_interrupt_injection =
6053 pic_in_kernel(vcpu->kvm) ||
6054 kvm_vcpu_ready_for_interrupt_injection(vcpu);
6057 static void update_cr8_intercept(struct kvm_vcpu *vcpu)
6061 if (!kvm_x86_ops->update_cr8_intercept)
6064 if (!lapic_in_kernel(vcpu))
6067 if (vcpu->arch.apicv_active)
6070 if (!vcpu->arch.apic->vapic_addr)
6071 max_irr = kvm_lapic_find_highest_irr(vcpu);
6078 tpr = kvm_lapic_get_cr8(vcpu);
6080 kvm_x86_ops->update_cr8_intercept(vcpu, tpr, max_irr);
6083 static int inject_pending_event(struct kvm_vcpu *vcpu, bool req_int_win)
6087 /* try to reinject previous events if any */
6088 if (vcpu->arch.exception.pending) {
6089 trace_kvm_inj_exception(vcpu->arch.exception.nr,
6090 vcpu->arch.exception.has_error_code,
6091 vcpu->arch.exception.error_code);
6093 if (exception_type(vcpu->arch.exception.nr) == EXCPT_FAULT)
6094 __kvm_set_rflags(vcpu, kvm_get_rflags(vcpu) |
6097 if (vcpu->arch.exception.nr == DB_VECTOR &&
6098 (vcpu->arch.dr7 & DR7_GD)) {
6099 vcpu->arch.dr7 &= ~DR7_GD;
6100 kvm_update_dr7(vcpu);
6103 kvm_x86_ops->queue_exception(vcpu, vcpu->arch.exception.nr,
6104 vcpu->arch.exception.has_error_code,
6105 vcpu->arch.exception.error_code,
6106 vcpu->arch.exception.reinject);
6110 if (vcpu->arch.nmi_injected) {
6111 kvm_x86_ops->set_nmi(vcpu);
6115 if (vcpu->arch.interrupt.pending) {
6116 kvm_x86_ops->set_irq(vcpu);
6120 if (is_guest_mode(vcpu) && kvm_x86_ops->check_nested_events) {
6121 r = kvm_x86_ops->check_nested_events(vcpu, req_int_win);
6126 /* try to inject new event if pending */
6127 if (vcpu->arch.smi_pending && !is_smm(vcpu)) {
6128 vcpu->arch.smi_pending = false;
6130 } else if (vcpu->arch.nmi_pending && kvm_x86_ops->nmi_allowed(vcpu)) {
6131 --vcpu->arch.nmi_pending;
6132 vcpu->arch.nmi_injected = true;
6133 kvm_x86_ops->set_nmi(vcpu);
6134 } else if (kvm_cpu_has_injectable_intr(vcpu)) {
6136 * Because interrupts can be injected asynchronously, we are
6137 * calling check_nested_events again here to avoid a race condition.
6138 * See https://lkml.org/lkml/2014/7/2/60 for discussion about this
6139 * proposal and current concerns. Perhaps we should be setting
6140 * KVM_REQ_EVENT only on certain events and not unconditionally?
6142 if (is_guest_mode(vcpu) && kvm_x86_ops->check_nested_events) {
6143 r = kvm_x86_ops->check_nested_events(vcpu, req_int_win);
6147 if (kvm_x86_ops->interrupt_allowed(vcpu)) {
6148 kvm_queue_interrupt(vcpu, kvm_cpu_get_interrupt(vcpu),
6150 kvm_x86_ops->set_irq(vcpu);
6157 static void process_nmi(struct kvm_vcpu *vcpu)
6162 * x86 is limited to one NMI running, and one NMI pending after it.
6163 * If an NMI is already in progress, limit further NMIs to just one.
6164 * Otherwise, allow two (and we'll inject the first one immediately).
6166 if (kvm_x86_ops->get_nmi_mask(vcpu) || vcpu->arch.nmi_injected)
6169 vcpu->arch.nmi_pending += atomic_xchg(&vcpu->arch.nmi_queued, 0);
6170 vcpu->arch.nmi_pending = min(vcpu->arch.nmi_pending, limit);
6171 kvm_make_request(KVM_REQ_EVENT, vcpu);
6174 #define put_smstate(type, buf, offset, val) \
6175 *(type *)((buf) + (offset) - 0x7e00) = val
6177 static u32 enter_smm_get_segment_flags(struct kvm_segment *seg)
6180 flags |= seg->g << 23;
6181 flags |= seg->db << 22;
6182 flags |= seg->l << 21;
6183 flags |= seg->avl << 20;
6184 flags |= seg->present << 15;
6185 flags |= seg->dpl << 13;
6186 flags |= seg->s << 12;
6187 flags |= seg->type << 8;
6191 static void enter_smm_save_seg_32(struct kvm_vcpu *vcpu, char *buf, int n)
6193 struct kvm_segment seg;
6196 kvm_get_segment(vcpu, &seg, n);
6197 put_smstate(u32, buf, 0x7fa8 + n * 4, seg.selector);
6200 offset = 0x7f84 + n * 12;
6202 offset = 0x7f2c + (n - 3) * 12;
6204 put_smstate(u32, buf, offset + 8, seg.base);
6205 put_smstate(u32, buf, offset + 4, seg.limit);
6206 put_smstate(u32, buf, offset, enter_smm_get_segment_flags(&seg));
6209 #ifdef CONFIG_X86_64
6210 static void enter_smm_save_seg_64(struct kvm_vcpu *vcpu, char *buf, int n)
6212 struct kvm_segment seg;
6216 kvm_get_segment(vcpu, &seg, n);
6217 offset = 0x7e00 + n * 16;
6219 flags = enter_smm_get_segment_flags(&seg) >> 8;
6220 put_smstate(u16, buf, offset, seg.selector);
6221 put_smstate(u16, buf, offset + 2, flags);
6222 put_smstate(u32, buf, offset + 4, seg.limit);
6223 put_smstate(u64, buf, offset + 8, seg.base);
6227 static void enter_smm_save_state_32(struct kvm_vcpu *vcpu, char *buf)
6230 struct kvm_segment seg;
6234 put_smstate(u32, buf, 0x7ffc, kvm_read_cr0(vcpu));
6235 put_smstate(u32, buf, 0x7ff8, kvm_read_cr3(vcpu));
6236 put_smstate(u32, buf, 0x7ff4, kvm_get_rflags(vcpu));
6237 put_smstate(u32, buf, 0x7ff0, kvm_rip_read(vcpu));
6239 for (i = 0; i < 8; i++)
6240 put_smstate(u32, buf, 0x7fd0 + i * 4, kvm_register_read(vcpu, i));
6242 kvm_get_dr(vcpu, 6, &val);
6243 put_smstate(u32, buf, 0x7fcc, (u32)val);
6244 kvm_get_dr(vcpu, 7, &val);
6245 put_smstate(u32, buf, 0x7fc8, (u32)val);
6247 kvm_get_segment(vcpu, &seg, VCPU_SREG_TR);
6248 put_smstate(u32, buf, 0x7fc4, seg.selector);
6249 put_smstate(u32, buf, 0x7f64, seg.base);
6250 put_smstate(u32, buf, 0x7f60, seg.limit);
6251 put_smstate(u32, buf, 0x7f5c, enter_smm_get_segment_flags(&seg));
6253 kvm_get_segment(vcpu, &seg, VCPU_SREG_LDTR);
6254 put_smstate(u32, buf, 0x7fc0, seg.selector);
6255 put_smstate(u32, buf, 0x7f80, seg.base);
6256 put_smstate(u32, buf, 0x7f7c, seg.limit);
6257 put_smstate(u32, buf, 0x7f78, enter_smm_get_segment_flags(&seg));
6259 kvm_x86_ops->get_gdt(vcpu, &dt);
6260 put_smstate(u32, buf, 0x7f74, dt.address);
6261 put_smstate(u32, buf, 0x7f70, dt.size);
6263 kvm_x86_ops->get_idt(vcpu, &dt);
6264 put_smstate(u32, buf, 0x7f58, dt.address);
6265 put_smstate(u32, buf, 0x7f54, dt.size);
6267 for (i = 0; i < 6; i++)
6268 enter_smm_save_seg_32(vcpu, buf, i);
6270 put_smstate(u32, buf, 0x7f14, kvm_read_cr4(vcpu));
6273 put_smstate(u32, buf, 0x7efc, 0x00020000);
6274 put_smstate(u32, buf, 0x7ef8, vcpu->arch.smbase);
6277 static void enter_smm_save_state_64(struct kvm_vcpu *vcpu, char *buf)
6279 #ifdef CONFIG_X86_64
6281 struct kvm_segment seg;
6285 for (i = 0; i < 16; i++)
6286 put_smstate(u64, buf, 0x7ff8 - i * 8, kvm_register_read(vcpu, i));
6288 put_smstate(u64, buf, 0x7f78, kvm_rip_read(vcpu));
6289 put_smstate(u32, buf, 0x7f70, kvm_get_rflags(vcpu));
6291 kvm_get_dr(vcpu, 6, &val);
6292 put_smstate(u64, buf, 0x7f68, val);
6293 kvm_get_dr(vcpu, 7, &val);
6294 put_smstate(u64, buf, 0x7f60, val);
6296 put_smstate(u64, buf, 0x7f58, kvm_read_cr0(vcpu));
6297 put_smstate(u64, buf, 0x7f50, kvm_read_cr3(vcpu));
6298 put_smstate(u64, buf, 0x7f48, kvm_read_cr4(vcpu));
6300 put_smstate(u32, buf, 0x7f00, vcpu->arch.smbase);
6303 put_smstate(u32, buf, 0x7efc, 0x00020064);
6305 put_smstate(u64, buf, 0x7ed0, vcpu->arch.efer);
6307 kvm_get_segment(vcpu, &seg, VCPU_SREG_TR);
6308 put_smstate(u16, buf, 0x7e90, seg.selector);
6309 put_smstate(u16, buf, 0x7e92, enter_smm_get_segment_flags(&seg) >> 8);
6310 put_smstate(u32, buf, 0x7e94, seg.limit);
6311 put_smstate(u64, buf, 0x7e98, seg.base);
6313 kvm_x86_ops->get_idt(vcpu, &dt);
6314 put_smstate(u32, buf, 0x7e84, dt.size);
6315 put_smstate(u64, buf, 0x7e88, dt.address);
6317 kvm_get_segment(vcpu, &seg, VCPU_SREG_LDTR);
6318 put_smstate(u16, buf, 0x7e70, seg.selector);
6319 put_smstate(u16, buf, 0x7e72, enter_smm_get_segment_flags(&seg) >> 8);
6320 put_smstate(u32, buf, 0x7e74, seg.limit);
6321 put_smstate(u64, buf, 0x7e78, seg.base);
6323 kvm_x86_ops->get_gdt(vcpu, &dt);
6324 put_smstate(u32, buf, 0x7e64, dt.size);
6325 put_smstate(u64, buf, 0x7e68, dt.address);
6327 for (i = 0; i < 6; i++)
6328 enter_smm_save_seg_64(vcpu, buf, i);
6334 static void enter_smm(struct kvm_vcpu *vcpu)
6336 struct kvm_segment cs, ds;
6341 trace_kvm_enter_smm(vcpu->vcpu_id, vcpu->arch.smbase, true);
6342 vcpu->arch.hflags |= HF_SMM_MASK;
6343 memset(buf, 0, 512);
6344 if (guest_cpuid_has_longmode(vcpu))
6345 enter_smm_save_state_64(vcpu, buf);
6347 enter_smm_save_state_32(vcpu, buf);
6349 kvm_vcpu_write_guest(vcpu, vcpu->arch.smbase + 0xfe00, buf, sizeof(buf));
6351 if (kvm_x86_ops->get_nmi_mask(vcpu))
6352 vcpu->arch.hflags |= HF_SMM_INSIDE_NMI_MASK;
6354 kvm_x86_ops->set_nmi_mask(vcpu, true);
6356 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
6357 kvm_rip_write(vcpu, 0x8000);
6359 cr0 = vcpu->arch.cr0 & ~(X86_CR0_PE | X86_CR0_EM | X86_CR0_TS | X86_CR0_PG);
6360 kvm_x86_ops->set_cr0(vcpu, cr0);
6361 vcpu->arch.cr0 = cr0;
6363 kvm_x86_ops->set_cr4(vcpu, 0);
6365 /* Undocumented: IDT limit is set to zero on entry to SMM. */
6366 dt.address = dt.size = 0;
6367 kvm_x86_ops->set_idt(vcpu, &dt);
6369 __kvm_set_dr(vcpu, 7, DR7_FIXED_1);
6371 cs.selector = (vcpu->arch.smbase >> 4) & 0xffff;
6372 cs.base = vcpu->arch.smbase;
6377 cs.limit = ds.limit = 0xffffffff;
6378 cs.type = ds.type = 0x3;
6379 cs.dpl = ds.dpl = 0;
6384 cs.avl = ds.avl = 0;
6385 cs.present = ds.present = 1;
6386 cs.unusable = ds.unusable = 0;
6387 cs.padding = ds.padding = 0;
6389 kvm_set_segment(vcpu, &cs, VCPU_SREG_CS);
6390 kvm_set_segment(vcpu, &ds, VCPU_SREG_DS);
6391 kvm_set_segment(vcpu, &ds, VCPU_SREG_ES);
6392 kvm_set_segment(vcpu, &ds, VCPU_SREG_FS);
6393 kvm_set_segment(vcpu, &ds, VCPU_SREG_GS);
6394 kvm_set_segment(vcpu, &ds, VCPU_SREG_SS);
6396 if (guest_cpuid_has_longmode(vcpu))
6397 kvm_x86_ops->set_efer(vcpu, 0);
6399 kvm_update_cpuid(vcpu);
6400 kvm_mmu_reset_context(vcpu);
6403 static void process_smi(struct kvm_vcpu *vcpu)
6405 vcpu->arch.smi_pending = true;
6406 kvm_make_request(KVM_REQ_EVENT, vcpu);
6409 void kvm_make_scan_ioapic_request(struct kvm *kvm)
6411 kvm_make_all_cpus_request(kvm, KVM_REQ_SCAN_IOAPIC);
6414 static void vcpu_scan_ioapic(struct kvm_vcpu *vcpu)
6416 u64 eoi_exit_bitmap[4];
6418 if (!kvm_apic_hw_enabled(vcpu->arch.apic))
6421 bitmap_zero(vcpu->arch.ioapic_handled_vectors, 256);
6423 if (irqchip_split(vcpu->kvm))
6424 kvm_scan_ioapic_routes(vcpu, vcpu->arch.ioapic_handled_vectors);
6426 if (vcpu->arch.apicv_active)
6427 kvm_x86_ops->sync_pir_to_irr(vcpu);
6428 kvm_ioapic_scan_entry(vcpu, vcpu->arch.ioapic_handled_vectors);
6430 bitmap_or((ulong *)eoi_exit_bitmap, vcpu->arch.ioapic_handled_vectors,
6431 vcpu_to_synic(vcpu)->vec_bitmap, 256);
6432 kvm_x86_ops->load_eoi_exitmap(vcpu, eoi_exit_bitmap);
6435 static void kvm_vcpu_flush_tlb(struct kvm_vcpu *vcpu)
6437 ++vcpu->stat.tlb_flush;
6438 kvm_x86_ops->tlb_flush(vcpu);
6441 void kvm_vcpu_reload_apic_access_page(struct kvm_vcpu *vcpu)
6443 struct page *page = NULL;
6445 if (!lapic_in_kernel(vcpu))
6448 if (!kvm_x86_ops->set_apic_access_page_addr)
6451 page = gfn_to_page(vcpu->kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
6452 if (is_error_page(page))
6454 kvm_x86_ops->set_apic_access_page_addr(vcpu, page_to_phys(page));
6457 * Do not pin apic access page in memory, the MMU notifier
6458 * will call us again if it is migrated or swapped out.
6462 EXPORT_SYMBOL_GPL(kvm_vcpu_reload_apic_access_page);
6464 void kvm_arch_mmu_notifier_invalidate_page(struct kvm *kvm,
6465 unsigned long address)
6468 * The physical address of apic access page is stored in the VMCS.
6469 * Update it when it becomes invalid.
6471 if (address == gfn_to_hva(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT))
6472 kvm_make_all_cpus_request(kvm, KVM_REQ_APIC_PAGE_RELOAD);
6476 * Returns 1 to let vcpu_run() continue the guest execution loop without
6477 * exiting to the userspace. Otherwise, the value will be returned to the
6480 static int vcpu_enter_guest(struct kvm_vcpu *vcpu)
6484 dm_request_for_irq_injection(vcpu) &&
6485 kvm_cpu_accept_dm_intr(vcpu);
6487 bool req_immediate_exit = false;
6489 if (vcpu->requests) {
6490 if (kvm_check_request(KVM_REQ_MMU_RELOAD, vcpu))
6491 kvm_mmu_unload(vcpu);
6492 if (kvm_check_request(KVM_REQ_MIGRATE_TIMER, vcpu))
6493 __kvm_migrate_timers(vcpu);
6494 if (kvm_check_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu))
6495 kvm_gen_update_masterclock(vcpu->kvm);
6496 if (kvm_check_request(KVM_REQ_GLOBAL_CLOCK_UPDATE, vcpu))
6497 kvm_gen_kvmclock_update(vcpu);
6498 if (kvm_check_request(KVM_REQ_CLOCK_UPDATE, vcpu)) {
6499 r = kvm_guest_time_update(vcpu);
6503 if (kvm_check_request(KVM_REQ_MMU_SYNC, vcpu))
6504 kvm_mmu_sync_roots(vcpu);
6505 if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu))
6506 kvm_vcpu_flush_tlb(vcpu);
6507 if (kvm_check_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu)) {
6508 vcpu->run->exit_reason = KVM_EXIT_TPR_ACCESS;
6512 if (kvm_check_request(KVM_REQ_TRIPLE_FAULT, vcpu)) {
6513 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
6517 if (kvm_check_request(KVM_REQ_DEACTIVATE_FPU, vcpu)) {
6518 vcpu->fpu_active = 0;
6519 kvm_x86_ops->fpu_deactivate(vcpu);
6521 if (kvm_check_request(KVM_REQ_APF_HALT, vcpu)) {
6522 /* Page is swapped out. Do synthetic halt */
6523 vcpu->arch.apf.halted = true;
6527 if (kvm_check_request(KVM_REQ_STEAL_UPDATE, vcpu))
6528 record_steal_time(vcpu);
6529 if (kvm_check_request(KVM_REQ_SMI, vcpu))
6531 if (kvm_check_request(KVM_REQ_NMI, vcpu))
6533 if (kvm_check_request(KVM_REQ_PMU, vcpu))
6534 kvm_pmu_handle_event(vcpu);
6535 if (kvm_check_request(KVM_REQ_PMI, vcpu))
6536 kvm_pmu_deliver_pmi(vcpu);
6537 if (kvm_check_request(KVM_REQ_IOAPIC_EOI_EXIT, vcpu)) {
6538 BUG_ON(vcpu->arch.pending_ioapic_eoi > 255);
6539 if (test_bit(vcpu->arch.pending_ioapic_eoi,
6540 vcpu->arch.ioapic_handled_vectors)) {
6541 vcpu->run->exit_reason = KVM_EXIT_IOAPIC_EOI;
6542 vcpu->run->eoi.vector =
6543 vcpu->arch.pending_ioapic_eoi;
6548 if (kvm_check_request(KVM_REQ_SCAN_IOAPIC, vcpu))
6549 vcpu_scan_ioapic(vcpu);
6550 if (kvm_check_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu))
6551 kvm_vcpu_reload_apic_access_page(vcpu);
6552 if (kvm_check_request(KVM_REQ_HV_CRASH, vcpu)) {
6553 vcpu->run->exit_reason = KVM_EXIT_SYSTEM_EVENT;
6554 vcpu->run->system_event.type = KVM_SYSTEM_EVENT_CRASH;
6558 if (kvm_check_request(KVM_REQ_HV_RESET, vcpu)) {
6559 vcpu->run->exit_reason = KVM_EXIT_SYSTEM_EVENT;
6560 vcpu->run->system_event.type = KVM_SYSTEM_EVENT_RESET;
6564 if (kvm_check_request(KVM_REQ_HV_EXIT, vcpu)) {
6565 vcpu->run->exit_reason = KVM_EXIT_HYPERV;
6566 vcpu->run->hyperv = vcpu->arch.hyperv.exit;
6572 * KVM_REQ_HV_STIMER has to be processed after
6573 * KVM_REQ_CLOCK_UPDATE, because Hyper-V SynIC timers
6574 * depend on the guest clock being up-to-date
6576 if (kvm_check_request(KVM_REQ_HV_STIMER, vcpu))
6577 kvm_hv_process_stimers(vcpu);
6581 * KVM_REQ_EVENT is not set when posted interrupts are set by
6582 * VT-d hardware, so we have to update RVI unconditionally.
6584 if (kvm_lapic_enabled(vcpu)) {
6586 * Update architecture specific hints for APIC
6587 * virtual interrupt delivery.
6589 if (vcpu->arch.apicv_active)
6590 kvm_x86_ops->hwapic_irr_update(vcpu,
6591 kvm_lapic_find_highest_irr(vcpu));
6594 if (kvm_check_request(KVM_REQ_EVENT, vcpu) || req_int_win) {
6595 kvm_apic_accept_events(vcpu);
6596 if (vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
6601 if (inject_pending_event(vcpu, req_int_win) != 0)
6602 req_immediate_exit = true;
6604 /* Enable NMI/IRQ window open exits if needed.
6606 * SMIs have two cases: 1) they can be nested, and
6607 * then there is nothing to do here because RSM will
6608 * cause a vmexit anyway; 2) or the SMI can be pending
6609 * because inject_pending_event has completed the
6610 * injection of an IRQ or NMI from the previous vmexit,
6611 * and then we request an immediate exit to inject the SMI.
6613 if (vcpu->arch.smi_pending && !is_smm(vcpu))
6614 req_immediate_exit = true;
6615 if (vcpu->arch.nmi_pending)
6616 kvm_x86_ops->enable_nmi_window(vcpu);
6617 if (kvm_cpu_has_injectable_intr(vcpu) || req_int_win)
6618 kvm_x86_ops->enable_irq_window(vcpu);
6621 if (kvm_lapic_enabled(vcpu)) {
6622 update_cr8_intercept(vcpu);
6623 kvm_lapic_sync_to_vapic(vcpu);
6627 r = kvm_mmu_reload(vcpu);
6629 goto cancel_injection;
6634 kvm_x86_ops->prepare_guest_switch(vcpu);
6635 if (vcpu->fpu_active)
6636 kvm_load_guest_fpu(vcpu);
6637 vcpu->mode = IN_GUEST_MODE;
6639 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
6642 * We should set ->mode before check ->requests,
6643 * Please see the comment in kvm_make_all_cpus_request.
6644 * This also orders the write to mode from any reads
6645 * to the page tables done while the VCPU is running.
6646 * Please see the comment in kvm_flush_remote_tlbs.
6648 smp_mb__after_srcu_read_unlock();
6650 local_irq_disable();
6652 if (vcpu->mode == EXITING_GUEST_MODE || vcpu->requests
6653 || need_resched() || signal_pending(current)) {
6654 vcpu->mode = OUTSIDE_GUEST_MODE;
6658 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
6660 goto cancel_injection;
6663 kvm_load_guest_xcr0(vcpu);
6665 if (req_immediate_exit) {
6666 kvm_make_request(KVM_REQ_EVENT, vcpu);
6667 smp_send_reschedule(vcpu->cpu);
6670 trace_kvm_entry(vcpu->vcpu_id);
6671 wait_lapic_expire(vcpu);
6672 guest_enter_irqoff();
6674 if (unlikely(vcpu->arch.switch_db_regs)) {
6676 set_debugreg(vcpu->arch.eff_db[0], 0);
6677 set_debugreg(vcpu->arch.eff_db[1], 1);
6678 set_debugreg(vcpu->arch.eff_db[2], 2);
6679 set_debugreg(vcpu->arch.eff_db[3], 3);
6680 set_debugreg(vcpu->arch.dr6, 6);
6681 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_RELOAD;
6684 kvm_x86_ops->run(vcpu);
6687 * Do this here before restoring debug registers on the host. And
6688 * since we do this before handling the vmexit, a DR access vmexit
6689 * can (a) read the correct value of the debug registers, (b) set
6690 * KVM_DEBUGREG_WONT_EXIT again.
6692 if (unlikely(vcpu->arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)) {
6693 WARN_ON(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP);
6694 kvm_x86_ops->sync_dirty_debug_regs(vcpu);
6695 kvm_update_dr0123(vcpu);
6696 kvm_update_dr6(vcpu);
6697 kvm_update_dr7(vcpu);
6698 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_RELOAD;
6702 * If the guest has used debug registers, at least dr7
6703 * will be disabled while returning to the host.
6704 * If we don't have active breakpoints in the host, we don't
6705 * care about the messed up debug address registers. But if
6706 * we have some of them active, restore the old state.
6708 if (hw_breakpoint_active())
6709 hw_breakpoint_restore();
6711 vcpu->arch.last_guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
6713 vcpu->mode = OUTSIDE_GUEST_MODE;
6716 kvm_put_guest_xcr0(vcpu);
6718 kvm_x86_ops->handle_external_intr(vcpu);
6722 guest_exit_irqoff();
6727 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
6730 * Profile KVM exit RIPs:
6732 if (unlikely(prof_on == KVM_PROFILING)) {
6733 unsigned long rip = kvm_rip_read(vcpu);
6734 profile_hit(KVM_PROFILING, (void *)rip);
6737 if (unlikely(vcpu->arch.tsc_always_catchup))
6738 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
6740 if (vcpu->arch.apic_attention)
6741 kvm_lapic_sync_from_vapic(vcpu);
6743 r = kvm_x86_ops->handle_exit(vcpu);
6747 kvm_x86_ops->cancel_injection(vcpu);
6748 if (unlikely(vcpu->arch.apic_attention))
6749 kvm_lapic_sync_from_vapic(vcpu);
6754 static inline int vcpu_block(struct kvm *kvm, struct kvm_vcpu *vcpu)
6756 if (!kvm_arch_vcpu_runnable(vcpu) &&
6757 (!kvm_x86_ops->pre_block || kvm_x86_ops->pre_block(vcpu) == 0)) {
6758 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
6759 kvm_vcpu_block(vcpu);
6760 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
6762 if (kvm_x86_ops->post_block)
6763 kvm_x86_ops->post_block(vcpu);
6765 if (!kvm_check_request(KVM_REQ_UNHALT, vcpu))
6769 kvm_apic_accept_events(vcpu);
6770 switch(vcpu->arch.mp_state) {
6771 case KVM_MP_STATE_HALTED:
6772 vcpu->arch.pv.pv_unhalted = false;
6773 vcpu->arch.mp_state =
6774 KVM_MP_STATE_RUNNABLE;
6775 case KVM_MP_STATE_RUNNABLE:
6776 vcpu->arch.apf.halted = false;
6778 case KVM_MP_STATE_INIT_RECEIVED:
6787 static inline bool kvm_vcpu_running(struct kvm_vcpu *vcpu)
6789 return (vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE &&
6790 !vcpu->arch.apf.halted);
6793 static int vcpu_run(struct kvm_vcpu *vcpu)
6796 struct kvm *kvm = vcpu->kvm;
6798 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
6801 if (kvm_vcpu_running(vcpu)) {
6802 r = vcpu_enter_guest(vcpu);
6804 r = vcpu_block(kvm, vcpu);
6810 clear_bit(KVM_REQ_PENDING_TIMER, &vcpu->requests);
6811 if (kvm_cpu_has_pending_timer(vcpu))
6812 kvm_inject_pending_timer_irqs(vcpu);
6814 if (dm_request_for_irq_injection(vcpu) &&
6815 kvm_vcpu_ready_for_interrupt_injection(vcpu)) {
6817 vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
6818 ++vcpu->stat.request_irq_exits;
6822 kvm_check_async_pf_completion(vcpu);
6824 if (signal_pending(current)) {
6826 vcpu->run->exit_reason = KVM_EXIT_INTR;
6827 ++vcpu->stat.signal_exits;
6830 if (need_resched()) {
6831 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
6833 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
6837 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
6842 static inline int complete_emulated_io(struct kvm_vcpu *vcpu)
6845 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
6846 r = emulate_instruction(vcpu, EMULTYPE_NO_DECODE);
6847 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
6848 if (r != EMULATE_DONE)
6853 static int complete_emulated_pio(struct kvm_vcpu *vcpu)
6855 BUG_ON(!vcpu->arch.pio.count);
6857 return complete_emulated_io(vcpu);
6861 * Implements the following, as a state machine:
6865 * for each mmio piece in the fragment
6873 * for each mmio piece in the fragment
6878 static int complete_emulated_mmio(struct kvm_vcpu *vcpu)
6880 struct kvm_run *run = vcpu->run;
6881 struct kvm_mmio_fragment *frag;
6884 BUG_ON(!vcpu->mmio_needed);
6886 /* Complete previous fragment */
6887 frag = &vcpu->mmio_fragments[vcpu->mmio_cur_fragment];
6888 len = min(8u, frag->len);
6889 if (!vcpu->mmio_is_write)
6890 memcpy(frag->data, run->mmio.data, len);
6892 if (frag->len <= 8) {
6893 /* Switch to the next fragment. */
6895 vcpu->mmio_cur_fragment++;
6897 /* Go forward to the next mmio piece. */
6903 if (vcpu->mmio_cur_fragment >= vcpu->mmio_nr_fragments) {
6904 vcpu->mmio_needed = 0;
6906 /* FIXME: return into emulator if single-stepping. */
6907 if (vcpu->mmio_is_write)
6909 vcpu->mmio_read_completed = 1;
6910 return complete_emulated_io(vcpu);
6913 run->exit_reason = KVM_EXIT_MMIO;
6914 run->mmio.phys_addr = frag->gpa;
6915 if (vcpu->mmio_is_write)
6916 memcpy(run->mmio.data, frag->data, min(8u, frag->len));
6917 run->mmio.len = min(8u, frag->len);
6918 run->mmio.is_write = vcpu->mmio_is_write;
6919 vcpu->arch.complete_userspace_io = complete_emulated_mmio;
6924 int kvm_arch_vcpu_ioctl_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
6926 struct fpu *fpu = ¤t->thread.fpu;
6930 fpu__activate_curr(fpu);
6932 if (vcpu->sigset_active)
6933 sigprocmask(SIG_SETMASK, &vcpu->sigset, &sigsaved);
6935 if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_UNINITIALIZED)) {
6936 kvm_vcpu_block(vcpu);
6937 kvm_apic_accept_events(vcpu);
6938 clear_bit(KVM_REQ_UNHALT, &vcpu->requests);
6943 /* re-sync apic's tpr */
6944 if (!lapic_in_kernel(vcpu)) {
6945 if (kvm_set_cr8(vcpu, kvm_run->cr8) != 0) {
6951 if (unlikely(vcpu->arch.complete_userspace_io)) {
6952 int (*cui)(struct kvm_vcpu *) = vcpu->arch.complete_userspace_io;
6953 vcpu->arch.complete_userspace_io = NULL;
6958 WARN_ON(vcpu->arch.pio.count || vcpu->mmio_needed);
6963 post_kvm_run_save(vcpu);
6964 if (vcpu->sigset_active)
6965 sigprocmask(SIG_SETMASK, &sigsaved, NULL);
6970 int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
6972 if (vcpu->arch.emulate_regs_need_sync_to_vcpu) {
6974 * We are here if userspace calls get_regs() in the middle of
6975 * instruction emulation. Registers state needs to be copied
6976 * back from emulation context to vcpu. Userspace shouldn't do
6977 * that usually, but some bad designed PV devices (vmware
6978 * backdoor interface) need this to work
6980 emulator_writeback_register_cache(&vcpu->arch.emulate_ctxt);
6981 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
6983 regs->rax = kvm_register_read(vcpu, VCPU_REGS_RAX);
6984 regs->rbx = kvm_register_read(vcpu, VCPU_REGS_RBX);
6985 regs->rcx = kvm_register_read(vcpu, VCPU_REGS_RCX);
6986 regs->rdx = kvm_register_read(vcpu, VCPU_REGS_RDX);
6987 regs->rsi = kvm_register_read(vcpu, VCPU_REGS_RSI);
6988 regs->rdi = kvm_register_read(vcpu, VCPU_REGS_RDI);
6989 regs->rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
6990 regs->rbp = kvm_register_read(vcpu, VCPU_REGS_RBP);
6991 #ifdef CONFIG_X86_64
6992 regs->r8 = kvm_register_read(vcpu, VCPU_REGS_R8);
6993 regs->r9 = kvm_register_read(vcpu, VCPU_REGS_R9);
6994 regs->r10 = kvm_register_read(vcpu, VCPU_REGS_R10);
6995 regs->r11 = kvm_register_read(vcpu, VCPU_REGS_R11);
6996 regs->r12 = kvm_register_read(vcpu, VCPU_REGS_R12);
6997 regs->r13 = kvm_register_read(vcpu, VCPU_REGS_R13);
6998 regs->r14 = kvm_register_read(vcpu, VCPU_REGS_R14);
6999 regs->r15 = kvm_register_read(vcpu, VCPU_REGS_R15);
7002 regs->rip = kvm_rip_read(vcpu);
7003 regs->rflags = kvm_get_rflags(vcpu);
7008 int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
7010 vcpu->arch.emulate_regs_need_sync_from_vcpu = true;
7011 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
7013 kvm_register_write(vcpu, VCPU_REGS_RAX, regs->rax);
7014 kvm_register_write(vcpu, VCPU_REGS_RBX, regs->rbx);
7015 kvm_register_write(vcpu, VCPU_REGS_RCX, regs->rcx);
7016 kvm_register_write(vcpu, VCPU_REGS_RDX, regs->rdx);
7017 kvm_register_write(vcpu, VCPU_REGS_RSI, regs->rsi);
7018 kvm_register_write(vcpu, VCPU_REGS_RDI, regs->rdi);
7019 kvm_register_write(vcpu, VCPU_REGS_RSP, regs->rsp);
7020 kvm_register_write(vcpu, VCPU_REGS_RBP, regs->rbp);
7021 #ifdef CONFIG_X86_64
7022 kvm_register_write(vcpu, VCPU_REGS_R8, regs->r8);
7023 kvm_register_write(vcpu, VCPU_REGS_R9, regs->r9);
7024 kvm_register_write(vcpu, VCPU_REGS_R10, regs->r10);
7025 kvm_register_write(vcpu, VCPU_REGS_R11, regs->r11);
7026 kvm_register_write(vcpu, VCPU_REGS_R12, regs->r12);
7027 kvm_register_write(vcpu, VCPU_REGS_R13, regs->r13);
7028 kvm_register_write(vcpu, VCPU_REGS_R14, regs->r14);
7029 kvm_register_write(vcpu, VCPU_REGS_R15, regs->r15);
7032 kvm_rip_write(vcpu, regs->rip);
7033 kvm_set_rflags(vcpu, regs->rflags);
7035 vcpu->arch.exception.pending = false;
7037 kvm_make_request(KVM_REQ_EVENT, vcpu);
7042 void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
7044 struct kvm_segment cs;
7046 kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
7050 EXPORT_SYMBOL_GPL(kvm_get_cs_db_l_bits);
7052 int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
7053 struct kvm_sregs *sregs)
7057 kvm_get_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
7058 kvm_get_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
7059 kvm_get_segment(vcpu, &sregs->es, VCPU_SREG_ES);
7060 kvm_get_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
7061 kvm_get_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
7062 kvm_get_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
7064 kvm_get_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
7065 kvm_get_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
7067 kvm_x86_ops->get_idt(vcpu, &dt);
7068 sregs->idt.limit = dt.size;
7069 sregs->idt.base = dt.address;
7070 kvm_x86_ops->get_gdt(vcpu, &dt);
7071 sregs->gdt.limit = dt.size;
7072 sregs->gdt.base = dt.address;
7074 sregs->cr0 = kvm_read_cr0(vcpu);
7075 sregs->cr2 = vcpu->arch.cr2;
7076 sregs->cr3 = kvm_read_cr3(vcpu);
7077 sregs->cr4 = kvm_read_cr4(vcpu);
7078 sregs->cr8 = kvm_get_cr8(vcpu);
7079 sregs->efer = vcpu->arch.efer;
7080 sregs->apic_base = kvm_get_apic_base(vcpu);
7082 memset(sregs->interrupt_bitmap, 0, sizeof sregs->interrupt_bitmap);
7084 if (vcpu->arch.interrupt.pending && !vcpu->arch.interrupt.soft)
7085 set_bit(vcpu->arch.interrupt.nr,
7086 (unsigned long *)sregs->interrupt_bitmap);
7091 int kvm_arch_vcpu_ioctl_get_mpstate(struct kvm_vcpu *vcpu,
7092 struct kvm_mp_state *mp_state)
7094 kvm_apic_accept_events(vcpu);
7095 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED &&
7096 vcpu->arch.pv.pv_unhalted)
7097 mp_state->mp_state = KVM_MP_STATE_RUNNABLE;
7099 mp_state->mp_state = vcpu->arch.mp_state;
7104 int kvm_arch_vcpu_ioctl_set_mpstate(struct kvm_vcpu *vcpu,
7105 struct kvm_mp_state *mp_state)
7107 if (!lapic_in_kernel(vcpu) &&
7108 mp_state->mp_state != KVM_MP_STATE_RUNNABLE)
7111 if (mp_state->mp_state == KVM_MP_STATE_SIPI_RECEIVED) {
7112 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
7113 set_bit(KVM_APIC_SIPI, &vcpu->arch.apic->pending_events);
7115 vcpu->arch.mp_state = mp_state->mp_state;
7116 kvm_make_request(KVM_REQ_EVENT, vcpu);
7120 int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
7121 int reason, bool has_error_code, u32 error_code)
7123 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
7126 init_emulate_ctxt(vcpu);
7128 ret = emulator_task_switch(ctxt, tss_selector, idt_index, reason,
7129 has_error_code, error_code);
7132 return EMULATE_FAIL;
7134 kvm_rip_write(vcpu, ctxt->eip);
7135 kvm_set_rflags(vcpu, ctxt->eflags);
7136 kvm_make_request(KVM_REQ_EVENT, vcpu);
7137 return EMULATE_DONE;
7139 EXPORT_SYMBOL_GPL(kvm_task_switch);
7141 int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
7142 struct kvm_sregs *sregs)
7144 struct msr_data apic_base_msr;
7145 int mmu_reset_needed = 0;
7146 int pending_vec, max_bits, idx;
7149 if (!guest_cpuid_has_xsave(vcpu) && (sregs->cr4 & X86_CR4_OSXSAVE))
7152 dt.size = sregs->idt.limit;
7153 dt.address = sregs->idt.base;
7154 kvm_x86_ops->set_idt(vcpu, &dt);
7155 dt.size = sregs->gdt.limit;
7156 dt.address = sregs->gdt.base;
7157 kvm_x86_ops->set_gdt(vcpu, &dt);
7159 vcpu->arch.cr2 = sregs->cr2;
7160 mmu_reset_needed |= kvm_read_cr3(vcpu) != sregs->cr3;
7161 vcpu->arch.cr3 = sregs->cr3;
7162 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
7164 kvm_set_cr8(vcpu, sregs->cr8);
7166 mmu_reset_needed |= vcpu->arch.efer != sregs->efer;
7167 kvm_x86_ops->set_efer(vcpu, sregs->efer);
7168 apic_base_msr.data = sregs->apic_base;
7169 apic_base_msr.host_initiated = true;
7170 kvm_set_apic_base(vcpu, &apic_base_msr);
7172 mmu_reset_needed |= kvm_read_cr0(vcpu) != sregs->cr0;
7173 kvm_x86_ops->set_cr0(vcpu, sregs->cr0);
7174 vcpu->arch.cr0 = sregs->cr0;
7176 mmu_reset_needed |= kvm_read_cr4(vcpu) != sregs->cr4;
7177 kvm_x86_ops->set_cr4(vcpu, sregs->cr4);
7178 if (sregs->cr4 & (X86_CR4_OSXSAVE | X86_CR4_PKE))
7179 kvm_update_cpuid(vcpu);
7181 idx = srcu_read_lock(&vcpu->kvm->srcu);
7182 if (!is_long_mode(vcpu) && is_pae(vcpu)) {
7183 load_pdptrs(vcpu, vcpu->arch.walk_mmu, kvm_read_cr3(vcpu));
7184 mmu_reset_needed = 1;
7186 srcu_read_unlock(&vcpu->kvm->srcu, idx);
7188 if (mmu_reset_needed)
7189 kvm_mmu_reset_context(vcpu);
7191 max_bits = KVM_NR_INTERRUPTS;
7192 pending_vec = find_first_bit(
7193 (const unsigned long *)sregs->interrupt_bitmap, max_bits);
7194 if (pending_vec < max_bits) {
7195 kvm_queue_interrupt(vcpu, pending_vec, false);
7196 pr_debug("Set back pending irq %d\n", pending_vec);
7199 kvm_set_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
7200 kvm_set_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
7201 kvm_set_segment(vcpu, &sregs->es, VCPU_SREG_ES);
7202 kvm_set_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
7203 kvm_set_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
7204 kvm_set_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
7206 kvm_set_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
7207 kvm_set_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
7209 update_cr8_intercept(vcpu);
7211 /* Older userspace won't unhalt the vcpu on reset. */
7212 if (kvm_vcpu_is_bsp(vcpu) && kvm_rip_read(vcpu) == 0xfff0 &&
7213 sregs->cs.selector == 0xf000 && sregs->cs.base == 0xffff0000 &&
7215 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
7217 kvm_make_request(KVM_REQ_EVENT, vcpu);
7222 int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
7223 struct kvm_guest_debug *dbg)
7225 unsigned long rflags;
7228 if (dbg->control & (KVM_GUESTDBG_INJECT_DB | KVM_GUESTDBG_INJECT_BP)) {
7230 if (vcpu->arch.exception.pending)
7232 if (dbg->control & KVM_GUESTDBG_INJECT_DB)
7233 kvm_queue_exception(vcpu, DB_VECTOR);
7235 kvm_queue_exception(vcpu, BP_VECTOR);
7239 * Read rflags as long as potentially injected trace flags are still
7242 rflags = kvm_get_rflags(vcpu);
7244 vcpu->guest_debug = dbg->control;
7245 if (!(vcpu->guest_debug & KVM_GUESTDBG_ENABLE))
7246 vcpu->guest_debug = 0;
7248 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
7249 for (i = 0; i < KVM_NR_DB_REGS; ++i)
7250 vcpu->arch.eff_db[i] = dbg->arch.debugreg[i];
7251 vcpu->arch.guest_debug_dr7 = dbg->arch.debugreg[7];
7253 for (i = 0; i < KVM_NR_DB_REGS; i++)
7254 vcpu->arch.eff_db[i] = vcpu->arch.db[i];
7256 kvm_update_dr7(vcpu);
7258 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
7259 vcpu->arch.singlestep_rip = kvm_rip_read(vcpu) +
7260 get_segment_base(vcpu, VCPU_SREG_CS);
7263 * Trigger an rflags update that will inject or remove the trace
7266 kvm_set_rflags(vcpu, rflags);
7268 kvm_x86_ops->update_bp_intercept(vcpu);
7278 * Translate a guest virtual address to a guest physical address.
7280 int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
7281 struct kvm_translation *tr)
7283 unsigned long vaddr = tr->linear_address;
7287 idx = srcu_read_lock(&vcpu->kvm->srcu);
7288 gpa = kvm_mmu_gva_to_gpa_system(vcpu, vaddr, NULL);
7289 srcu_read_unlock(&vcpu->kvm->srcu, idx);
7290 tr->physical_address = gpa;
7291 tr->valid = gpa != UNMAPPED_GVA;
7298 int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
7300 struct fxregs_state *fxsave =
7301 &vcpu->arch.guest_fpu.state.fxsave;
7303 memcpy(fpu->fpr, fxsave->st_space, 128);
7304 fpu->fcw = fxsave->cwd;
7305 fpu->fsw = fxsave->swd;
7306 fpu->ftwx = fxsave->twd;
7307 fpu->last_opcode = fxsave->fop;
7308 fpu->last_ip = fxsave->rip;
7309 fpu->last_dp = fxsave->rdp;
7310 memcpy(fpu->xmm, fxsave->xmm_space, sizeof fxsave->xmm_space);
7315 int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
7317 struct fxregs_state *fxsave =
7318 &vcpu->arch.guest_fpu.state.fxsave;
7320 memcpy(fxsave->st_space, fpu->fpr, 128);
7321 fxsave->cwd = fpu->fcw;
7322 fxsave->swd = fpu->fsw;
7323 fxsave->twd = fpu->ftwx;
7324 fxsave->fop = fpu->last_opcode;
7325 fxsave->rip = fpu->last_ip;
7326 fxsave->rdp = fpu->last_dp;
7327 memcpy(fxsave->xmm_space, fpu->xmm, sizeof fxsave->xmm_space);
7332 static void fx_init(struct kvm_vcpu *vcpu)
7334 fpstate_init(&vcpu->arch.guest_fpu.state);
7335 if (boot_cpu_has(X86_FEATURE_XSAVES))
7336 vcpu->arch.guest_fpu.state.xsave.header.xcomp_bv =
7337 host_xcr0 | XSTATE_COMPACTION_ENABLED;
7340 * Ensure guest xcr0 is valid for loading
7342 vcpu->arch.xcr0 = XFEATURE_MASK_FP;
7344 vcpu->arch.cr0 |= X86_CR0_ET;
7347 void kvm_load_guest_fpu(struct kvm_vcpu *vcpu)
7349 if (vcpu->guest_fpu_loaded)
7353 * Restore all possible states in the guest,
7354 * and assume host would use all available bits.
7355 * Guest xcr0 would be loaded later.
7357 vcpu->guest_fpu_loaded = 1;
7358 __kernel_fpu_begin();
7359 __copy_kernel_to_fpregs(&vcpu->arch.guest_fpu.state);
7363 void kvm_put_guest_fpu(struct kvm_vcpu *vcpu)
7365 if (!vcpu->guest_fpu_loaded) {
7366 vcpu->fpu_counter = 0;
7370 vcpu->guest_fpu_loaded = 0;
7371 copy_fpregs_to_fpstate(&vcpu->arch.guest_fpu);
7373 ++vcpu->stat.fpu_reload;
7375 * If using eager FPU mode, or if the guest is a frequent user
7376 * of the FPU, just leave the FPU active for next time.
7377 * Every 255 times fpu_counter rolls over to 0; a guest that uses
7378 * the FPU in bursts will revert to loading it on demand.
7380 if (!use_eager_fpu()) {
7381 if (++vcpu->fpu_counter < 5)
7382 kvm_make_request(KVM_REQ_DEACTIVATE_FPU, vcpu);
7387 void kvm_arch_vcpu_free(struct kvm_vcpu *vcpu)
7389 kvmclock_reset(vcpu);
7391 free_cpumask_var(vcpu->arch.wbinvd_dirty_mask);
7392 kvm_x86_ops->vcpu_free(vcpu);
7395 struct kvm_vcpu *kvm_arch_vcpu_create(struct kvm *kvm,
7398 struct kvm_vcpu *vcpu;
7400 if (check_tsc_unstable() && atomic_read(&kvm->online_vcpus) != 0)
7401 printk_once(KERN_WARNING
7402 "kvm: SMP vm created on host with unstable TSC; "
7403 "guest TSC will not be reliable\n");
7405 vcpu = kvm_x86_ops->vcpu_create(kvm, id);
7410 int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
7414 kvm_vcpu_mtrr_init(vcpu);
7415 r = vcpu_load(vcpu);
7418 kvm_vcpu_reset(vcpu, false);
7419 kvm_mmu_setup(vcpu);
7424 void kvm_arch_vcpu_postcreate(struct kvm_vcpu *vcpu)
7426 struct msr_data msr;
7427 struct kvm *kvm = vcpu->kvm;
7429 if (vcpu_load(vcpu))
7432 msr.index = MSR_IA32_TSC;
7433 msr.host_initiated = true;
7434 kvm_write_tsc(vcpu, &msr);
7437 if (!kvmclock_periodic_sync)
7440 schedule_delayed_work(&kvm->arch.kvmclock_sync_work,
7441 KVMCLOCK_SYNC_PERIOD);
7444 void kvm_arch_vcpu_destroy(struct kvm_vcpu *vcpu)
7447 vcpu->arch.apf.msr_val = 0;
7449 r = vcpu_load(vcpu);
7451 kvm_mmu_unload(vcpu);
7454 kvm_x86_ops->vcpu_free(vcpu);
7457 void kvm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
7459 vcpu->arch.hflags = 0;
7461 vcpu->arch.smi_pending = 0;
7462 atomic_set(&vcpu->arch.nmi_queued, 0);
7463 vcpu->arch.nmi_pending = 0;
7464 vcpu->arch.nmi_injected = false;
7465 kvm_clear_interrupt_queue(vcpu);
7466 kvm_clear_exception_queue(vcpu);
7468 memset(vcpu->arch.db, 0, sizeof(vcpu->arch.db));
7469 kvm_update_dr0123(vcpu);
7470 vcpu->arch.dr6 = DR6_INIT;
7471 kvm_update_dr6(vcpu);
7472 vcpu->arch.dr7 = DR7_FIXED_1;
7473 kvm_update_dr7(vcpu);
7477 kvm_make_request(KVM_REQ_EVENT, vcpu);
7478 vcpu->arch.apf.msr_val = 0;
7479 vcpu->arch.st.msr_val = 0;
7481 kvmclock_reset(vcpu);
7483 kvm_clear_async_pf_completion_queue(vcpu);
7484 kvm_async_pf_hash_reset(vcpu);
7485 vcpu->arch.apf.halted = false;
7488 kvm_pmu_reset(vcpu);
7489 vcpu->arch.smbase = 0x30000;
7492 memset(vcpu->arch.regs, 0, sizeof(vcpu->arch.regs));
7493 vcpu->arch.regs_avail = ~0;
7494 vcpu->arch.regs_dirty = ~0;
7496 kvm_x86_ops->vcpu_reset(vcpu, init_event);
7499 void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector)
7501 struct kvm_segment cs;
7503 kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
7504 cs.selector = vector << 8;
7505 cs.base = vector << 12;
7506 kvm_set_segment(vcpu, &cs, VCPU_SREG_CS);
7507 kvm_rip_write(vcpu, 0);
7510 int kvm_arch_hardware_enable(void)
7513 struct kvm_vcpu *vcpu;
7518 bool stable, backwards_tsc = false;
7520 kvm_shared_msr_cpu_online();
7521 ret = kvm_x86_ops->hardware_enable();
7525 local_tsc = rdtsc();
7526 stable = !check_tsc_unstable();
7527 list_for_each_entry(kvm, &vm_list, vm_list) {
7528 kvm_for_each_vcpu(i, vcpu, kvm) {
7529 if (!stable && vcpu->cpu == smp_processor_id())
7530 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
7531 if (stable && vcpu->arch.last_host_tsc > local_tsc) {
7532 backwards_tsc = true;
7533 if (vcpu->arch.last_host_tsc > max_tsc)
7534 max_tsc = vcpu->arch.last_host_tsc;
7540 * Sometimes, even reliable TSCs go backwards. This happens on
7541 * platforms that reset TSC during suspend or hibernate actions, but
7542 * maintain synchronization. We must compensate. Fortunately, we can
7543 * detect that condition here, which happens early in CPU bringup,
7544 * before any KVM threads can be running. Unfortunately, we can't
7545 * bring the TSCs fully up to date with real time, as we aren't yet far
7546 * enough into CPU bringup that we know how much real time has actually
7547 * elapsed; our helper function, get_kernel_ns() will be using boot
7548 * variables that haven't been updated yet.
7550 * So we simply find the maximum observed TSC above, then record the
7551 * adjustment to TSC in each VCPU. When the VCPU later gets loaded,
7552 * the adjustment will be applied. Note that we accumulate
7553 * adjustments, in case multiple suspend cycles happen before some VCPU
7554 * gets a chance to run again. In the event that no KVM threads get a
7555 * chance to run, we will miss the entire elapsed period, as we'll have
7556 * reset last_host_tsc, so VCPUs will not have the TSC adjusted and may
7557 * loose cycle time. This isn't too big a deal, since the loss will be
7558 * uniform across all VCPUs (not to mention the scenario is extremely
7559 * unlikely). It is possible that a second hibernate recovery happens
7560 * much faster than a first, causing the observed TSC here to be
7561 * smaller; this would require additional padding adjustment, which is
7562 * why we set last_host_tsc to the local tsc observed here.
7564 * N.B. - this code below runs only on platforms with reliable TSC,
7565 * as that is the only way backwards_tsc is set above. Also note
7566 * that this runs for ALL vcpus, which is not a bug; all VCPUs should
7567 * have the same delta_cyc adjustment applied if backwards_tsc
7568 * is detected. Note further, this adjustment is only done once,
7569 * as we reset last_host_tsc on all VCPUs to stop this from being
7570 * called multiple times (one for each physical CPU bringup).
7572 * Platforms with unreliable TSCs don't have to deal with this, they
7573 * will be compensated by the logic in vcpu_load, which sets the TSC to
7574 * catchup mode. This will catchup all VCPUs to real time, but cannot
7575 * guarantee that they stay in perfect synchronization.
7577 if (backwards_tsc) {
7578 u64 delta_cyc = max_tsc - local_tsc;
7579 backwards_tsc_observed = true;
7580 list_for_each_entry(kvm, &vm_list, vm_list) {
7581 kvm_for_each_vcpu(i, vcpu, kvm) {
7582 vcpu->arch.tsc_offset_adjustment += delta_cyc;
7583 vcpu->arch.last_host_tsc = local_tsc;
7584 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
7588 * We have to disable TSC offset matching.. if you were
7589 * booting a VM while issuing an S4 host suspend....
7590 * you may have some problem. Solving this issue is
7591 * left as an exercise to the reader.
7593 kvm->arch.last_tsc_nsec = 0;
7594 kvm->arch.last_tsc_write = 0;
7601 void kvm_arch_hardware_disable(void)
7603 kvm_x86_ops->hardware_disable();
7604 drop_user_return_notifiers();
7607 int kvm_arch_hardware_setup(void)
7611 r = kvm_x86_ops->hardware_setup();
7615 if (kvm_has_tsc_control) {
7617 * Make sure the user can only configure tsc_khz values that
7618 * fit into a signed integer.
7619 * A min value is not calculated needed because it will always
7620 * be 1 on all machines.
7622 u64 max = min(0x7fffffffULL,
7623 __scale_tsc(kvm_max_tsc_scaling_ratio, tsc_khz));
7624 kvm_max_guest_tsc_khz = max;
7626 kvm_default_tsc_scaling_ratio = 1ULL << kvm_tsc_scaling_ratio_frac_bits;
7629 kvm_init_msr_list();
7633 void kvm_arch_hardware_unsetup(void)
7635 kvm_x86_ops->hardware_unsetup();
7638 void kvm_arch_check_processor_compat(void *rtn)
7640 kvm_x86_ops->check_processor_compatibility(rtn);
7643 bool kvm_vcpu_is_reset_bsp(struct kvm_vcpu *vcpu)
7645 return vcpu->kvm->arch.bsp_vcpu_id == vcpu->vcpu_id;
7647 EXPORT_SYMBOL_GPL(kvm_vcpu_is_reset_bsp);
7649 bool kvm_vcpu_is_bsp(struct kvm_vcpu *vcpu)
7651 return (vcpu->arch.apic_base & MSR_IA32_APICBASE_BSP) != 0;
7654 struct static_key kvm_no_apic_vcpu __read_mostly;
7655 EXPORT_SYMBOL_GPL(kvm_no_apic_vcpu);
7657 int kvm_arch_vcpu_init(struct kvm_vcpu *vcpu)
7663 BUG_ON(vcpu->kvm == NULL);
7666 vcpu->arch.apicv_active = kvm_x86_ops->get_enable_apicv();
7667 vcpu->arch.pv.pv_unhalted = false;
7668 vcpu->arch.emulate_ctxt.ops = &emulate_ops;
7669 if (!irqchip_in_kernel(kvm) || kvm_vcpu_is_reset_bsp(vcpu))
7670 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
7672 vcpu->arch.mp_state = KVM_MP_STATE_UNINITIALIZED;
7674 page = alloc_page(GFP_KERNEL | __GFP_ZERO);
7679 vcpu->arch.pio_data = page_address(page);
7681 kvm_set_tsc_khz(vcpu, max_tsc_khz);
7683 r = kvm_mmu_create(vcpu);
7685 goto fail_free_pio_data;
7687 if (irqchip_in_kernel(kvm)) {
7688 r = kvm_create_lapic(vcpu);
7690 goto fail_mmu_destroy;
7692 static_key_slow_inc(&kvm_no_apic_vcpu);
7694 vcpu->arch.mce_banks = kzalloc(KVM_MAX_MCE_BANKS * sizeof(u64) * 4,
7696 if (!vcpu->arch.mce_banks) {
7698 goto fail_free_lapic;
7700 vcpu->arch.mcg_cap = KVM_MAX_MCE_BANKS;
7702 if (!zalloc_cpumask_var(&vcpu->arch.wbinvd_dirty_mask, GFP_KERNEL)) {
7704 goto fail_free_mce_banks;
7709 vcpu->arch.ia32_tsc_adjust_msr = 0x0;
7710 vcpu->arch.pv_time_enabled = false;
7712 vcpu->arch.guest_supported_xcr0 = 0;
7713 vcpu->arch.guest_xstate_size = XSAVE_HDR_SIZE + XSAVE_HDR_OFFSET;
7715 vcpu->arch.maxphyaddr = cpuid_query_maxphyaddr(vcpu);
7717 vcpu->arch.pat = MSR_IA32_CR_PAT_DEFAULT;
7719 kvm_async_pf_hash_reset(vcpu);
7722 vcpu->arch.pending_external_vector = -1;
7724 kvm_hv_vcpu_init(vcpu);
7728 fail_free_mce_banks:
7729 kfree(vcpu->arch.mce_banks);
7731 kvm_free_lapic(vcpu);
7733 kvm_mmu_destroy(vcpu);
7735 free_page((unsigned long)vcpu->arch.pio_data);
7740 void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu)
7744 kvm_hv_vcpu_uninit(vcpu);
7745 kvm_pmu_destroy(vcpu);
7746 kfree(vcpu->arch.mce_banks);
7747 kvm_free_lapic(vcpu);
7748 idx = srcu_read_lock(&vcpu->kvm->srcu);
7749 kvm_mmu_destroy(vcpu);
7750 srcu_read_unlock(&vcpu->kvm->srcu, idx);
7751 free_page((unsigned long)vcpu->arch.pio_data);
7752 if (!lapic_in_kernel(vcpu))
7753 static_key_slow_dec(&kvm_no_apic_vcpu);
7756 void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu)
7758 kvm_x86_ops->sched_in(vcpu, cpu);
7761 int kvm_arch_init_vm(struct kvm *kvm, unsigned long type)
7766 INIT_HLIST_HEAD(&kvm->arch.mask_notifier_list);
7767 INIT_LIST_HEAD(&kvm->arch.active_mmu_pages);
7768 INIT_LIST_HEAD(&kvm->arch.zapped_obsolete_pages);
7769 INIT_LIST_HEAD(&kvm->arch.assigned_dev_head);
7770 atomic_set(&kvm->arch.noncoherent_dma_count, 0);
7772 /* Reserve bit 0 of irq_sources_bitmap for userspace irq source */
7773 set_bit(KVM_USERSPACE_IRQ_SOURCE_ID, &kvm->arch.irq_sources_bitmap);
7774 /* Reserve bit 1 of irq_sources_bitmap for irqfd-resampler */
7775 set_bit(KVM_IRQFD_RESAMPLE_IRQ_SOURCE_ID,
7776 &kvm->arch.irq_sources_bitmap);
7778 raw_spin_lock_init(&kvm->arch.tsc_write_lock);
7779 mutex_init(&kvm->arch.apic_map_lock);
7780 spin_lock_init(&kvm->arch.pvclock_gtod_sync_lock);
7782 pvclock_update_vm_gtod_copy(kvm);
7784 INIT_DELAYED_WORK(&kvm->arch.kvmclock_update_work, kvmclock_update_fn);
7785 INIT_DELAYED_WORK(&kvm->arch.kvmclock_sync_work, kvmclock_sync_fn);
7787 kvm_page_track_init(kvm);
7788 kvm_mmu_init_vm(kvm);
7790 if (kvm_x86_ops->vm_init)
7791 return kvm_x86_ops->vm_init(kvm);
7796 static void kvm_unload_vcpu_mmu(struct kvm_vcpu *vcpu)
7799 r = vcpu_load(vcpu);
7801 kvm_mmu_unload(vcpu);
7805 static void kvm_free_vcpus(struct kvm *kvm)
7808 struct kvm_vcpu *vcpu;
7811 * Unpin any mmu pages first.
7813 kvm_for_each_vcpu(i, vcpu, kvm) {
7814 kvm_clear_async_pf_completion_queue(vcpu);
7815 kvm_unload_vcpu_mmu(vcpu);
7817 kvm_for_each_vcpu(i, vcpu, kvm)
7818 kvm_arch_vcpu_free(vcpu);
7820 mutex_lock(&kvm->lock);
7821 for (i = 0; i < atomic_read(&kvm->online_vcpus); i++)
7822 kvm->vcpus[i] = NULL;
7824 atomic_set(&kvm->online_vcpus, 0);
7825 mutex_unlock(&kvm->lock);
7828 void kvm_arch_sync_events(struct kvm *kvm)
7830 cancel_delayed_work_sync(&kvm->arch.kvmclock_sync_work);
7831 cancel_delayed_work_sync(&kvm->arch.kvmclock_update_work);
7832 kvm_free_all_assigned_devices(kvm);
7836 int __x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size)
7840 struct kvm_memslots *slots = kvm_memslots(kvm);
7841 struct kvm_memory_slot *slot, old;
7843 /* Called with kvm->slots_lock held. */
7844 if (WARN_ON(id >= KVM_MEM_SLOTS_NUM))
7847 slot = id_to_memslot(slots, id);
7853 * MAP_SHARED to prevent internal slot pages from being moved
7856 hva = vm_mmap(NULL, 0, size, PROT_READ | PROT_WRITE,
7857 MAP_SHARED | MAP_ANONYMOUS, 0);
7858 if (IS_ERR((void *)hva))
7859 return PTR_ERR((void *)hva);
7868 for (i = 0; i < KVM_ADDRESS_SPACE_NUM; i++) {
7869 struct kvm_userspace_memory_region m;
7871 m.slot = id | (i << 16);
7873 m.guest_phys_addr = gpa;
7874 m.userspace_addr = hva;
7875 m.memory_size = size;
7876 r = __kvm_set_memory_region(kvm, &m);
7882 r = vm_munmap(old.userspace_addr, old.npages * PAGE_SIZE);
7888 EXPORT_SYMBOL_GPL(__x86_set_memory_region);
7890 int x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size)
7894 mutex_lock(&kvm->slots_lock);
7895 r = __x86_set_memory_region(kvm, id, gpa, size);
7896 mutex_unlock(&kvm->slots_lock);
7900 EXPORT_SYMBOL_GPL(x86_set_memory_region);
7902 void kvm_arch_destroy_vm(struct kvm *kvm)
7904 if (current->mm == kvm->mm) {
7906 * Free memory regions allocated on behalf of userspace,
7907 * unless the the memory map has changed due to process exit
7910 x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT, 0, 0);
7911 x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT, 0, 0);
7912 x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, 0, 0);
7914 if (kvm_x86_ops->vm_destroy)
7915 kvm_x86_ops->vm_destroy(kvm);
7916 kvm_iommu_unmap_guest(kvm);
7917 kfree(kvm->arch.vpic);
7918 kfree(kvm->arch.vioapic);
7919 kvm_free_vcpus(kvm);
7920 kvfree(rcu_dereference_check(kvm->arch.apic_map, 1));
7921 kvm_mmu_uninit_vm(kvm);
7924 void kvm_arch_free_memslot(struct kvm *kvm, struct kvm_memory_slot *free,
7925 struct kvm_memory_slot *dont)
7929 for (i = 0; i < KVM_NR_PAGE_SIZES; ++i) {
7930 if (!dont || free->arch.rmap[i] != dont->arch.rmap[i]) {
7931 kvfree(free->arch.rmap[i]);
7932 free->arch.rmap[i] = NULL;
7937 if (!dont || free->arch.lpage_info[i - 1] !=
7938 dont->arch.lpage_info[i - 1]) {
7939 kvfree(free->arch.lpage_info[i - 1]);
7940 free->arch.lpage_info[i - 1] = NULL;
7944 kvm_page_track_free_memslot(free, dont);
7947 int kvm_arch_create_memslot(struct kvm *kvm, struct kvm_memory_slot *slot,
7948 unsigned long npages)
7952 for (i = 0; i < KVM_NR_PAGE_SIZES; ++i) {
7953 struct kvm_lpage_info *linfo;
7958 lpages = gfn_to_index(slot->base_gfn + npages - 1,
7959 slot->base_gfn, level) + 1;
7961 slot->arch.rmap[i] =
7962 kvm_kvzalloc(lpages * sizeof(*slot->arch.rmap[i]));
7963 if (!slot->arch.rmap[i])
7968 linfo = kvm_kvzalloc(lpages * sizeof(*linfo));
7972 slot->arch.lpage_info[i - 1] = linfo;
7974 if (slot->base_gfn & (KVM_PAGES_PER_HPAGE(level) - 1))
7975 linfo[0].disallow_lpage = 1;
7976 if ((slot->base_gfn + npages) & (KVM_PAGES_PER_HPAGE(level) - 1))
7977 linfo[lpages - 1].disallow_lpage = 1;
7978 ugfn = slot->userspace_addr >> PAGE_SHIFT;
7980 * If the gfn and userspace address are not aligned wrt each
7981 * other, or if explicitly asked to, disable large page
7982 * support for this slot
7984 if ((slot->base_gfn ^ ugfn) & (KVM_PAGES_PER_HPAGE(level) - 1) ||
7985 !kvm_largepages_enabled()) {
7988 for (j = 0; j < lpages; ++j)
7989 linfo[j].disallow_lpage = 1;
7993 if (kvm_page_track_create_memslot(slot, npages))
7999 for (i = 0; i < KVM_NR_PAGE_SIZES; ++i) {
8000 kvfree(slot->arch.rmap[i]);
8001 slot->arch.rmap[i] = NULL;
8005 kvfree(slot->arch.lpage_info[i - 1]);
8006 slot->arch.lpage_info[i - 1] = NULL;
8011 void kvm_arch_memslots_updated(struct kvm *kvm, struct kvm_memslots *slots)
8014 * memslots->generation has been incremented.
8015 * mmio generation may have reached its maximum value.
8017 kvm_mmu_invalidate_mmio_sptes(kvm, slots);
8020 int kvm_arch_prepare_memory_region(struct kvm *kvm,
8021 struct kvm_memory_slot *memslot,
8022 const struct kvm_userspace_memory_region *mem,
8023 enum kvm_mr_change change)
8028 static void kvm_mmu_slot_apply_flags(struct kvm *kvm,
8029 struct kvm_memory_slot *new)
8031 /* Still write protect RO slot */
8032 if (new->flags & KVM_MEM_READONLY) {
8033 kvm_mmu_slot_remove_write_access(kvm, new);
8038 * Call kvm_x86_ops dirty logging hooks when they are valid.
8040 * kvm_x86_ops->slot_disable_log_dirty is called when:
8042 * - KVM_MR_CREATE with dirty logging is disabled
8043 * - KVM_MR_FLAGS_ONLY with dirty logging is disabled in new flag
8045 * The reason is, in case of PML, we need to set D-bit for any slots
8046 * with dirty logging disabled in order to eliminate unnecessary GPA
8047 * logging in PML buffer (and potential PML buffer full VMEXT). This
8048 * guarantees leaving PML enabled during guest's lifetime won't have
8049 * any additonal overhead from PML when guest is running with dirty
8050 * logging disabled for memory slots.
8052 * kvm_x86_ops->slot_enable_log_dirty is called when switching new slot
8053 * to dirty logging mode.
8055 * If kvm_x86_ops dirty logging hooks are invalid, use write protect.
8057 * In case of write protect:
8059 * Write protect all pages for dirty logging.
8061 * All the sptes including the large sptes which point to this
8062 * slot are set to readonly. We can not create any new large
8063 * spte on this slot until the end of the logging.
8065 * See the comments in fast_page_fault().
8067 if (new->flags & KVM_MEM_LOG_DIRTY_PAGES) {
8068 if (kvm_x86_ops->slot_enable_log_dirty)
8069 kvm_x86_ops->slot_enable_log_dirty(kvm, new);
8071 kvm_mmu_slot_remove_write_access(kvm, new);
8073 if (kvm_x86_ops->slot_disable_log_dirty)
8074 kvm_x86_ops->slot_disable_log_dirty(kvm, new);
8078 void kvm_arch_commit_memory_region(struct kvm *kvm,
8079 const struct kvm_userspace_memory_region *mem,
8080 const struct kvm_memory_slot *old,
8081 const struct kvm_memory_slot *new,
8082 enum kvm_mr_change change)
8084 int nr_mmu_pages = 0;
8086 if (!kvm->arch.n_requested_mmu_pages)
8087 nr_mmu_pages = kvm_mmu_calculate_mmu_pages(kvm);
8090 kvm_mmu_change_mmu_pages(kvm, nr_mmu_pages);
8093 * Dirty logging tracks sptes in 4k granularity, meaning that large
8094 * sptes have to be split. If live migration is successful, the guest
8095 * in the source machine will be destroyed and large sptes will be
8096 * created in the destination. However, if the guest continues to run
8097 * in the source machine (for example if live migration fails), small
8098 * sptes will remain around and cause bad performance.
8100 * Scan sptes if dirty logging has been stopped, dropping those
8101 * which can be collapsed into a single large-page spte. Later
8102 * page faults will create the large-page sptes.
8104 if ((change != KVM_MR_DELETE) &&
8105 (old->flags & KVM_MEM_LOG_DIRTY_PAGES) &&
8106 !(new->flags & KVM_MEM_LOG_DIRTY_PAGES))
8107 kvm_mmu_zap_collapsible_sptes(kvm, new);
8110 * Set up write protection and/or dirty logging for the new slot.
8112 * For KVM_MR_DELETE and KVM_MR_MOVE, the shadow pages of old slot have
8113 * been zapped so no dirty logging staff is needed for old slot. For
8114 * KVM_MR_FLAGS_ONLY, the old slot is essentially the same one as the
8115 * new and it's also covered when dealing with the new slot.
8117 * FIXME: const-ify all uses of struct kvm_memory_slot.
8119 if (change != KVM_MR_DELETE)
8120 kvm_mmu_slot_apply_flags(kvm, (struct kvm_memory_slot *) new);
8123 void kvm_arch_flush_shadow_all(struct kvm *kvm)
8125 kvm_mmu_invalidate_zap_all_pages(kvm);
8128 void kvm_arch_flush_shadow_memslot(struct kvm *kvm,
8129 struct kvm_memory_slot *slot)
8131 kvm_mmu_invalidate_zap_all_pages(kvm);
8134 static inline bool kvm_vcpu_has_events(struct kvm_vcpu *vcpu)
8136 if (!list_empty_careful(&vcpu->async_pf.done))
8139 if (kvm_apic_has_events(vcpu))
8142 if (vcpu->arch.pv.pv_unhalted)
8145 if (atomic_read(&vcpu->arch.nmi_queued))
8148 if (test_bit(KVM_REQ_SMI, &vcpu->requests))
8151 if (kvm_arch_interrupt_allowed(vcpu) &&
8152 kvm_cpu_has_interrupt(vcpu))
8155 if (kvm_hv_has_stimer_pending(vcpu))
8161 int kvm_arch_vcpu_runnable(struct kvm_vcpu *vcpu)
8163 if (is_guest_mode(vcpu) && kvm_x86_ops->check_nested_events)
8164 kvm_x86_ops->check_nested_events(vcpu, false);
8166 return kvm_vcpu_running(vcpu) || kvm_vcpu_has_events(vcpu);
8169 int kvm_arch_vcpu_should_kick(struct kvm_vcpu *vcpu)
8171 return kvm_vcpu_exiting_guest_mode(vcpu) == IN_GUEST_MODE;
8174 int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu)
8176 return kvm_x86_ops->interrupt_allowed(vcpu);
8179 unsigned long kvm_get_linear_rip(struct kvm_vcpu *vcpu)
8181 if (is_64_bit_mode(vcpu))
8182 return kvm_rip_read(vcpu);
8183 return (u32)(get_segment_base(vcpu, VCPU_SREG_CS) +
8184 kvm_rip_read(vcpu));
8186 EXPORT_SYMBOL_GPL(kvm_get_linear_rip);
8188 bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip)
8190 return kvm_get_linear_rip(vcpu) == linear_rip;
8192 EXPORT_SYMBOL_GPL(kvm_is_linear_rip);
8194 unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu)
8196 unsigned long rflags;
8198 rflags = kvm_x86_ops->get_rflags(vcpu);
8199 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
8200 rflags &= ~X86_EFLAGS_TF;
8203 EXPORT_SYMBOL_GPL(kvm_get_rflags);
8205 static void __kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
8207 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP &&
8208 kvm_is_linear_rip(vcpu, vcpu->arch.singlestep_rip))
8209 rflags |= X86_EFLAGS_TF;
8210 kvm_x86_ops->set_rflags(vcpu, rflags);
8213 void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
8215 __kvm_set_rflags(vcpu, rflags);
8216 kvm_make_request(KVM_REQ_EVENT, vcpu);
8218 EXPORT_SYMBOL_GPL(kvm_set_rflags);
8220 void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu, struct kvm_async_pf *work)
8224 if ((vcpu->arch.mmu.direct_map != work->arch.direct_map) ||
8228 r = kvm_mmu_reload(vcpu);
8232 if (!vcpu->arch.mmu.direct_map &&
8233 work->arch.cr3 != vcpu->arch.mmu.get_cr3(vcpu))
8236 vcpu->arch.mmu.page_fault(vcpu, work->gva, 0, true);
8239 static inline u32 kvm_async_pf_hash_fn(gfn_t gfn)
8241 return hash_32(gfn & 0xffffffff, order_base_2(ASYNC_PF_PER_VCPU));
8244 static inline u32 kvm_async_pf_next_probe(u32 key)
8246 return (key + 1) & (roundup_pow_of_two(ASYNC_PF_PER_VCPU) - 1);
8249 static void kvm_add_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
8251 u32 key = kvm_async_pf_hash_fn(gfn);
8253 while (vcpu->arch.apf.gfns[key] != ~0)
8254 key = kvm_async_pf_next_probe(key);
8256 vcpu->arch.apf.gfns[key] = gfn;
8259 static u32 kvm_async_pf_gfn_slot(struct kvm_vcpu *vcpu, gfn_t gfn)
8262 u32 key = kvm_async_pf_hash_fn(gfn);
8264 for (i = 0; i < roundup_pow_of_two(ASYNC_PF_PER_VCPU) &&
8265 (vcpu->arch.apf.gfns[key] != gfn &&
8266 vcpu->arch.apf.gfns[key] != ~0); i++)
8267 key = kvm_async_pf_next_probe(key);
8272 bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
8274 return vcpu->arch.apf.gfns[kvm_async_pf_gfn_slot(vcpu, gfn)] == gfn;
8277 static void kvm_del_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
8281 i = j = kvm_async_pf_gfn_slot(vcpu, gfn);
8283 vcpu->arch.apf.gfns[i] = ~0;
8285 j = kvm_async_pf_next_probe(j);
8286 if (vcpu->arch.apf.gfns[j] == ~0)
8288 k = kvm_async_pf_hash_fn(vcpu->arch.apf.gfns[j]);
8290 * k lies cyclically in ]i,j]
8292 * |....j i.k.| or |.k..j i...|
8294 } while ((i <= j) ? (i < k && k <= j) : (i < k || k <= j));
8295 vcpu->arch.apf.gfns[i] = vcpu->arch.apf.gfns[j];
8300 static int apf_put_user(struct kvm_vcpu *vcpu, u32 val)
8303 return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apf.data, &val,
8307 void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
8308 struct kvm_async_pf *work)
8310 struct x86_exception fault;
8312 trace_kvm_async_pf_not_present(work->arch.token, work->gva);
8313 kvm_add_async_pf_gfn(vcpu, work->arch.gfn);
8315 if (!(vcpu->arch.apf.msr_val & KVM_ASYNC_PF_ENABLED) ||
8316 (vcpu->arch.apf.send_user_only &&
8317 kvm_x86_ops->get_cpl(vcpu) == 0))
8318 kvm_make_request(KVM_REQ_APF_HALT, vcpu);
8319 else if (!apf_put_user(vcpu, KVM_PV_REASON_PAGE_NOT_PRESENT)) {
8320 fault.vector = PF_VECTOR;
8321 fault.error_code_valid = true;
8322 fault.error_code = 0;
8323 fault.nested_page_fault = false;
8324 fault.address = work->arch.token;
8325 kvm_inject_page_fault(vcpu, &fault);
8329 void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
8330 struct kvm_async_pf *work)
8332 struct x86_exception fault;
8334 trace_kvm_async_pf_ready(work->arch.token, work->gva);
8335 if (work->wakeup_all)
8336 work->arch.token = ~0; /* broadcast wakeup */
8338 kvm_del_async_pf_gfn(vcpu, work->arch.gfn);
8340 if ((vcpu->arch.apf.msr_val & KVM_ASYNC_PF_ENABLED) &&
8341 !apf_put_user(vcpu, KVM_PV_REASON_PAGE_READY)) {
8342 fault.vector = PF_VECTOR;
8343 fault.error_code_valid = true;
8344 fault.error_code = 0;
8345 fault.nested_page_fault = false;
8346 fault.address = work->arch.token;
8347 kvm_inject_page_fault(vcpu, &fault);
8349 vcpu->arch.apf.halted = false;
8350 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
8353 bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu)
8355 if (!(vcpu->arch.apf.msr_val & KVM_ASYNC_PF_ENABLED))
8358 return !kvm_event_needs_reinjection(vcpu) &&
8359 kvm_x86_ops->interrupt_allowed(vcpu);
8362 void kvm_arch_start_assignment(struct kvm *kvm)
8364 atomic_inc(&kvm->arch.assigned_device_count);
8366 EXPORT_SYMBOL_GPL(kvm_arch_start_assignment);
8368 void kvm_arch_end_assignment(struct kvm *kvm)
8370 atomic_dec(&kvm->arch.assigned_device_count);
8372 EXPORT_SYMBOL_GPL(kvm_arch_end_assignment);
8374 bool kvm_arch_has_assigned_device(struct kvm *kvm)
8376 return atomic_read(&kvm->arch.assigned_device_count);
8378 EXPORT_SYMBOL_GPL(kvm_arch_has_assigned_device);
8380 void kvm_arch_register_noncoherent_dma(struct kvm *kvm)
8382 atomic_inc(&kvm->arch.noncoherent_dma_count);
8384 EXPORT_SYMBOL_GPL(kvm_arch_register_noncoherent_dma);
8386 void kvm_arch_unregister_noncoherent_dma(struct kvm *kvm)
8388 atomic_dec(&kvm->arch.noncoherent_dma_count);
8390 EXPORT_SYMBOL_GPL(kvm_arch_unregister_noncoherent_dma);
8392 bool kvm_arch_has_noncoherent_dma(struct kvm *kvm)
8394 return atomic_read(&kvm->arch.noncoherent_dma_count);
8396 EXPORT_SYMBOL_GPL(kvm_arch_has_noncoherent_dma);
8398 bool kvm_arch_has_irq_bypass(void)
8400 return kvm_x86_ops->update_pi_irte != NULL;
8403 int kvm_arch_irq_bypass_add_producer(struct irq_bypass_consumer *cons,
8404 struct irq_bypass_producer *prod)
8406 struct kvm_kernel_irqfd *irqfd =
8407 container_of(cons, struct kvm_kernel_irqfd, consumer);
8409 irqfd->producer = prod;
8411 return kvm_x86_ops->update_pi_irte(irqfd->kvm,
8412 prod->irq, irqfd->gsi, 1);
8415 void kvm_arch_irq_bypass_del_producer(struct irq_bypass_consumer *cons,
8416 struct irq_bypass_producer *prod)
8419 struct kvm_kernel_irqfd *irqfd =
8420 container_of(cons, struct kvm_kernel_irqfd, consumer);
8422 WARN_ON(irqfd->producer != prod);
8423 irqfd->producer = NULL;
8426 * When producer of consumer is unregistered, we change back to
8427 * remapped mode, so we can re-use the current implementation
8428 * when the irq is masked/disabled or the consumer side (KVM
8429 * int this case doesn't want to receive the interrupts.
8431 ret = kvm_x86_ops->update_pi_irte(irqfd->kvm, prod->irq, irqfd->gsi, 0);
8433 printk(KERN_INFO "irq bypass consumer (token %p) unregistration"
8434 " fails: %d\n", irqfd->consumer.token, ret);
8437 int kvm_arch_update_irqfd_routing(struct kvm *kvm, unsigned int host_irq,
8438 uint32_t guest_irq, bool set)
8440 if (!kvm_x86_ops->update_pi_irte)
8443 return kvm_x86_ops->update_pi_irte(kvm, host_irq, guest_irq, set);
8446 bool kvm_vector_hashing_enabled(void)
8448 return vector_hashing;
8450 EXPORT_SYMBOL_GPL(kvm_vector_hashing_enabled);
8452 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_exit);
8453 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_fast_mmio);
8454 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_inj_virq);
8455 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_page_fault);
8456 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_msr);
8457 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_cr);
8458 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmrun);
8459 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit);
8460 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit_inject);
8461 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_intr_vmexit);
8462 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_invlpga);
8463 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_skinit);
8464 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_intercepts);
8465 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_write_tsc_offset);
8466 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_ple_window);
8467 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_pml_full);
8468 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_pi_irte_update);
8469 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_avic_unaccelerated_access);
8470 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_avic_incomplete_ipi);