drm/i915: restore gtt on resume in the drm instead of in intel-gtt.ko
[cascardo/linux.git] / drivers / gpu / drm / i915 / i915_drv.c
1 /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2  */
3 /*
4  *
5  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6  * All Rights Reserved.
7  *
8  * Permission is hereby granted, free of charge, to any person obtaining a
9  * copy of this software and associated documentation files (the
10  * "Software"), to deal in the Software without restriction, including
11  * without limitation the rights to use, copy, modify, merge, publish,
12  * distribute, sub license, and/or sell copies of the Software, and to
13  * permit persons to whom the Software is furnished to do so, subject to
14  * the following conditions:
15  *
16  * The above copyright notice and this permission notice (including the
17  * next paragraph) shall be included in all copies or substantial portions
18  * of the Software.
19  *
20  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27  *
28  */
29
30 #include <linux/device.h>
31 #include "drmP.h"
32 #include "drm.h"
33 #include "i915_drm.h"
34 #include "i915_drv.h"
35 #include "intel_drv.h"
36
37 #include <linux/console.h>
38 #include "drm_crtc_helper.h"
39
40 static int i915_modeset = -1;
41 module_param_named(modeset, i915_modeset, int, 0400);
42
43 unsigned int i915_fbpercrtc = 0;
44 module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
45
46 unsigned int i915_powersave = 1;
47 module_param_named(powersave, i915_powersave, int, 0600);
48
49 unsigned int i915_lvds_downclock = 0;
50 module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
51
52 static struct drm_driver driver;
53 extern int intel_agp_enabled;
54
55 #define INTEL_VGA_DEVICE(id, info) {            \
56         .class = PCI_CLASS_DISPLAY_VGA << 8,    \
57         .class_mask = 0xffff00,                 \
58         .vendor = 0x8086,                       \
59         .device = id,                           \
60         .subvendor = PCI_ANY_ID,                \
61         .subdevice = PCI_ANY_ID,                \
62         .driver_data = (unsigned long) info }
63
64 static const struct intel_device_info intel_i830_info = {
65         .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
66         .has_overlay = 1, .overlay_needs_physical = 1,
67 };
68
69 static const struct intel_device_info intel_845g_info = {
70         .gen = 2,
71         .has_overlay = 1, .overlay_needs_physical = 1,
72 };
73
74 static const struct intel_device_info intel_i85x_info = {
75         .gen = 2, .is_i85x = 1, .is_mobile = 1,
76         .cursor_needs_physical = 1,
77         .has_overlay = 1, .overlay_needs_physical = 1,
78 };
79
80 static const struct intel_device_info intel_i865g_info = {
81         .gen = 2,
82         .has_overlay = 1, .overlay_needs_physical = 1,
83 };
84
85 static const struct intel_device_info intel_i915g_info = {
86         .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
87         .has_overlay = 1, .overlay_needs_physical = 1,
88 };
89 static const struct intel_device_info intel_i915gm_info = {
90         .gen = 3, .is_mobile = 1,
91         .cursor_needs_physical = 1,
92         .has_overlay = 1, .overlay_needs_physical = 1,
93         .supports_tv = 1,
94 };
95 static const struct intel_device_info intel_i945g_info = {
96         .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
97         .has_overlay = 1, .overlay_needs_physical = 1,
98 };
99 static const struct intel_device_info intel_i945gm_info = {
100         .gen = 3, .is_i945gm = 1, .is_mobile = 1,
101         .has_hotplug = 1, .cursor_needs_physical = 1,
102         .has_overlay = 1, .overlay_needs_physical = 1,
103         .supports_tv = 1,
104 };
105
106 static const struct intel_device_info intel_i965g_info = {
107         .gen = 4, .is_broadwater = 1,
108         .has_hotplug = 1,
109         .has_overlay = 1,
110 };
111
112 static const struct intel_device_info intel_i965gm_info = {
113         .gen = 4, .is_crestline = 1,
114         .is_mobile = 1, .has_fbc = 1, .has_rc6 = 1, .has_hotplug = 1,
115         .has_overlay = 1,
116         .supports_tv = 1,
117 };
118
119 static const struct intel_device_info intel_g33_info = {
120         .gen = 3, .is_g33 = 1,
121         .need_gfx_hws = 1, .has_hotplug = 1,
122         .has_overlay = 1,
123 };
124
125 static const struct intel_device_info intel_g45_info = {
126         .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
127         .has_pipe_cxsr = 1, .has_hotplug = 1,
128         .has_bsd_ring = 1,
129 };
130
131 static const struct intel_device_info intel_gm45_info = {
132         .gen = 4, .is_g4x = 1,
133         .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1, .has_rc6 = 1,
134         .has_pipe_cxsr = 1, .has_hotplug = 1,
135         .supports_tv = 1,
136         .has_bsd_ring = 1,
137 };
138
139 static const struct intel_device_info intel_pineview_info = {
140         .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
141         .need_gfx_hws = 1, .has_hotplug = 1,
142         .has_overlay = 1,
143 };
144
145 static const struct intel_device_info intel_ironlake_d_info = {
146         .gen = 5,
147         .need_gfx_hws = 1, .has_pipe_cxsr = 1, .has_hotplug = 1,
148         .has_bsd_ring = 1,
149 };
150
151 static const struct intel_device_info intel_ironlake_m_info = {
152         .gen = 5, .is_mobile = 1,
153         .need_gfx_hws = 1, .has_rc6 = 1, .has_hotplug = 1,
154         .has_fbc = 0, /* disabled due to buggy hardware */
155         .has_bsd_ring = 1,
156 };
157
158 static const struct intel_device_info intel_sandybridge_d_info = {
159         .gen = 6,
160         .need_gfx_hws = 1, .has_hotplug = 1,
161         .has_bsd_ring = 1,
162         .has_blt_ring = 1,
163 };
164
165 static const struct intel_device_info intel_sandybridge_m_info = {
166         .gen = 6, .is_mobile = 1,
167         .need_gfx_hws = 1, .has_hotplug = 1,
168         .has_bsd_ring = 1,
169         .has_blt_ring = 1,
170 };
171
172 static const struct pci_device_id pciidlist[] = {               /* aka */
173         INTEL_VGA_DEVICE(0x3577, &intel_i830_info),             /* I830_M */
174         INTEL_VGA_DEVICE(0x2562, &intel_845g_info),             /* 845_G */
175         INTEL_VGA_DEVICE(0x3582, &intel_i85x_info),             /* I855_GM */
176         INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
177         INTEL_VGA_DEVICE(0x2572, &intel_i865g_info),            /* I865_G */
178         INTEL_VGA_DEVICE(0x2582, &intel_i915g_info),            /* I915_G */
179         INTEL_VGA_DEVICE(0x258a, &intel_i915g_info),            /* E7221_G */
180         INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info),           /* I915_GM */
181         INTEL_VGA_DEVICE(0x2772, &intel_i945g_info),            /* I945_G */
182         INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info),           /* I945_GM */
183         INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info),           /* I945_GME */
184         INTEL_VGA_DEVICE(0x2972, &intel_i965g_info),            /* I946_GZ */
185         INTEL_VGA_DEVICE(0x2982, &intel_i965g_info),            /* G35_G */
186         INTEL_VGA_DEVICE(0x2992, &intel_i965g_info),            /* I965_Q */
187         INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info),            /* I965_G */
188         INTEL_VGA_DEVICE(0x29b2, &intel_g33_info),              /* Q35_G */
189         INTEL_VGA_DEVICE(0x29c2, &intel_g33_info),              /* G33_G */
190         INTEL_VGA_DEVICE(0x29d2, &intel_g33_info),              /* Q33_G */
191         INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info),           /* I965_GM */
192         INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info),           /* I965_GME */
193         INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info),             /* GM45_G */
194         INTEL_VGA_DEVICE(0x2e02, &intel_g45_info),              /* IGD_E_G */
195         INTEL_VGA_DEVICE(0x2e12, &intel_g45_info),              /* Q45_G */
196         INTEL_VGA_DEVICE(0x2e22, &intel_g45_info),              /* G45_G */
197         INTEL_VGA_DEVICE(0x2e32, &intel_g45_info),              /* G41_G */
198         INTEL_VGA_DEVICE(0x2e42, &intel_g45_info),              /* B43_G */
199         INTEL_VGA_DEVICE(0x2e92, &intel_g45_info),              /* B43_G.1 */
200         INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
201         INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
202         INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
203         INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
204         INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
205         INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
206         INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
207         INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
208         INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
209         INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
210         INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
211         {0, 0, 0}
212 };
213
214 #if defined(CONFIG_DRM_I915_KMS)
215 MODULE_DEVICE_TABLE(pci, pciidlist);
216 #endif
217
218 #define INTEL_PCH_DEVICE_ID_MASK        0xff00
219 #define INTEL_PCH_CPT_DEVICE_ID_TYPE    0x1c00
220
221 void intel_detect_pch (struct drm_device *dev)
222 {
223         struct drm_i915_private *dev_priv = dev->dev_private;
224         struct pci_dev *pch;
225
226         /*
227          * The reason to probe ISA bridge instead of Dev31:Fun0 is to
228          * make graphics device passthrough work easy for VMM, that only
229          * need to expose ISA bridge to let driver know the real hardware
230          * underneath. This is a requirement from virtualization team.
231          */
232         pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
233         if (pch) {
234                 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
235                         int id;
236                         id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
237
238                         if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
239                                 dev_priv->pch_type = PCH_CPT;
240                                 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
241                         }
242                 }
243                 pci_dev_put(pch);
244         }
245 }
246
247 static int i915_drm_freeze(struct drm_device *dev)
248 {
249         struct drm_i915_private *dev_priv = dev->dev_private;
250
251         pci_save_state(dev->pdev);
252
253         /* If KMS is active, we do the leavevt stuff here */
254         if (drm_core_check_feature(dev, DRIVER_MODESET)) {
255                 int error = i915_gem_idle(dev);
256                 if (error) {
257                         dev_err(&dev->pdev->dev,
258                                 "GEM idle failed, resume might fail\n");
259                         return error;
260                 }
261                 drm_irq_uninstall(dev);
262         }
263
264         i915_save_state(dev);
265
266         intel_opregion_fini(dev);
267
268         /* Modeset on resume, not lid events */
269         dev_priv->modeset_on_lid = 0;
270
271         return 0;
272 }
273
274 int i915_suspend(struct drm_device *dev, pm_message_t state)
275 {
276         int error;
277
278         if (!dev || !dev->dev_private) {
279                 DRM_ERROR("dev: %p\n", dev);
280                 DRM_ERROR("DRM not initialized, aborting suspend.\n");
281                 return -ENODEV;
282         }
283
284         if (state.event == PM_EVENT_PRETHAW)
285                 return 0;
286
287         drm_kms_helper_poll_disable(dev);
288
289         error = i915_drm_freeze(dev);
290         if (error)
291                 return error;
292
293         if (state.event == PM_EVENT_SUSPEND) {
294                 /* Shut down the device */
295                 pci_disable_device(dev->pdev);
296                 pci_set_power_state(dev->pdev, PCI_D3hot);
297         }
298
299         return 0;
300 }
301
302 static int i915_drm_thaw(struct drm_device *dev)
303 {
304         struct drm_i915_private *dev_priv = dev->dev_private;
305         int error = 0;
306
307         i915_restore_state(dev);
308         intel_opregion_setup(dev);
309
310         /* KMS EnterVT equivalent */
311         if (drm_core_check_feature(dev, DRIVER_MODESET)) {
312                 mutex_lock(&dev->struct_mutex);
313                 i915_gem_restore_gtt_mappings(dev);
314                 dev_priv->mm.suspended = 0;
315
316                 error = i915_gem_init_ringbuffer(dev);
317                 mutex_unlock(&dev->struct_mutex);
318
319                 drm_irq_install(dev);
320
321                 /* Resume the modeset for every activated CRTC */
322                 drm_helper_resume_force_mode(dev);
323         }
324
325         intel_opregion_init(dev);
326
327         dev_priv->modeset_on_lid = 0;
328
329         return error;
330 }
331
332 int i915_resume(struct drm_device *dev)
333 {
334         int ret;
335
336         if (pci_enable_device(dev->pdev))
337                 return -EIO;
338
339         pci_set_master(dev->pdev);
340
341         ret = i915_drm_thaw(dev);
342         if (ret)
343                 return ret;
344
345         drm_kms_helper_poll_enable(dev);
346         return 0;
347 }
348
349 static int i8xx_do_reset(struct drm_device *dev, u8 flags)
350 {
351         struct drm_i915_private *dev_priv = dev->dev_private;
352
353         if (IS_I85X(dev))
354                 return -ENODEV;
355
356         I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
357         POSTING_READ(D_STATE);
358
359         if (IS_I830(dev) || IS_845G(dev)) {
360                 I915_WRITE(DEBUG_RESET_I830,
361                            DEBUG_RESET_DISPLAY |
362                            DEBUG_RESET_RENDER |
363                            DEBUG_RESET_FULL);
364                 POSTING_READ(DEBUG_RESET_I830);
365                 msleep(1);
366
367                 I915_WRITE(DEBUG_RESET_I830, 0);
368                 POSTING_READ(DEBUG_RESET_I830);
369         }
370
371         msleep(1);
372
373         I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
374         POSTING_READ(D_STATE);
375
376         return 0;
377 }
378
379 static int i965_reset_complete(struct drm_device *dev)
380 {
381         u8 gdrst;
382         pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
383         return gdrst & 0x1;
384 }
385
386 static int i965_do_reset(struct drm_device *dev, u8 flags)
387 {
388         u8 gdrst;
389
390         /*
391          * Set the domains we want to reset (GRDOM/bits 2 and 3) as
392          * well as the reset bit (GR/bit 0).  Setting the GR bit
393          * triggers the reset; when done, the hardware will clear it.
394          */
395         pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
396         pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);
397
398         return wait_for(i965_reset_complete(dev), 500);
399 }
400
401 static int ironlake_do_reset(struct drm_device *dev, u8 flags)
402 {
403         struct drm_i915_private *dev_priv = dev->dev_private;
404         u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
405         I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
406         return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
407 }
408
409 static int gen6_do_reset(struct drm_device *dev, u8 flags)
410 {
411         struct drm_i915_private *dev_priv = dev->dev_private;
412
413         I915_WRITE(GEN6_GDRST, GEN6_GRDOM_FULL);
414         return wait_for((I915_READ(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
415 }
416
417 /**
418  * i965_reset - reset chip after a hang
419  * @dev: drm device to reset
420  * @flags: reset domains
421  *
422  * Reset the chip.  Useful if a hang is detected. Returns zero on successful
423  * reset or otherwise an error code.
424  *
425  * Procedure is fairly simple:
426  *   - reset the chip using the reset reg
427  *   - re-init context state
428  *   - re-init hardware status page
429  *   - re-init ring buffer
430  *   - re-init interrupt state
431  *   - re-init display
432  */
433 int i915_reset(struct drm_device *dev, u8 flags)
434 {
435         drm_i915_private_t *dev_priv = dev->dev_private;
436         /*
437          * We really should only reset the display subsystem if we actually
438          * need to
439          */
440         bool need_display = true;
441         int ret;
442
443         mutex_lock(&dev->struct_mutex);
444
445         i915_gem_reset(dev);
446
447         ret = -ENODEV;
448         if (get_seconds() - dev_priv->last_gpu_reset < 5) {
449                 DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
450         } else switch (INTEL_INFO(dev)->gen) {
451         case 6:
452                 ret = gen6_do_reset(dev, flags);
453                 break;
454         case 5:
455                 ret = ironlake_do_reset(dev, flags);
456                 break;
457         case 4:
458                 ret = i965_do_reset(dev, flags);
459                 break;
460         case 2:
461                 ret = i8xx_do_reset(dev, flags);
462                 break;
463         }
464         dev_priv->last_gpu_reset = get_seconds();
465         if (ret) {
466                 DRM_ERROR("Failed to reset chip.\n");
467                 mutex_unlock(&dev->struct_mutex);
468                 return ret;
469         }
470
471         /* Ok, now get things going again... */
472
473         /*
474          * Everything depends on having the GTT running, so we need to start
475          * there.  Fortunately we don't need to do this unless we reset the
476          * chip at a PCI level.
477          *
478          * Next we need to restore the context, but we don't use those
479          * yet either...
480          *
481          * Ring buffer needs to be re-initialized in the KMS case, or if X
482          * was running at the time of the reset (i.e. we weren't VT
483          * switched away).
484          */
485         if (drm_core_check_feature(dev, DRIVER_MODESET) ||
486                         !dev_priv->mm.suspended) {
487                 dev_priv->mm.suspended = 0;
488
489                 dev_priv->render_ring.init(&dev_priv->render_ring);
490                 if (HAS_BSD(dev))
491                     dev_priv->bsd_ring.init(&dev_priv->bsd_ring);
492                 if (HAS_BLT(dev))
493                     dev_priv->blt_ring.init(&dev_priv->blt_ring);
494
495                 mutex_unlock(&dev->struct_mutex);
496                 drm_irq_uninstall(dev);
497                 drm_irq_install(dev);
498                 mutex_lock(&dev->struct_mutex);
499         }
500
501         mutex_unlock(&dev->struct_mutex);
502
503         /*
504          * Perform a full modeset as on later generations, e.g. Ironlake, we may
505          * need to retrain the display link and cannot just restore the register
506          * values.
507          */
508         if (need_display) {
509                 mutex_lock(&dev->mode_config.mutex);
510                 drm_helper_resume_force_mode(dev);
511                 mutex_unlock(&dev->mode_config.mutex);
512         }
513
514         return 0;
515 }
516
517
518 static int __devinit
519 i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
520 {
521         return drm_get_pci_dev(pdev, ent, &driver);
522 }
523
524 static void
525 i915_pci_remove(struct pci_dev *pdev)
526 {
527         struct drm_device *dev = pci_get_drvdata(pdev);
528
529         drm_put_dev(dev);
530 }
531
532 static int i915_pm_suspend(struct device *dev)
533 {
534         struct pci_dev *pdev = to_pci_dev(dev);
535         struct drm_device *drm_dev = pci_get_drvdata(pdev);
536         int error;
537
538         if (!drm_dev || !drm_dev->dev_private) {
539                 dev_err(dev, "DRM not initialized, aborting suspend.\n");
540                 return -ENODEV;
541         }
542
543         error = i915_drm_freeze(drm_dev);
544         if (error)
545                 return error;
546
547         pci_disable_device(pdev);
548         pci_set_power_state(pdev, PCI_D3hot);
549
550         return 0;
551 }
552
553 static int i915_pm_resume(struct device *dev)
554 {
555         struct pci_dev *pdev = to_pci_dev(dev);
556         struct drm_device *drm_dev = pci_get_drvdata(pdev);
557
558         return i915_resume(drm_dev);
559 }
560
561 static int i915_pm_freeze(struct device *dev)
562 {
563         struct pci_dev *pdev = to_pci_dev(dev);
564         struct drm_device *drm_dev = pci_get_drvdata(pdev);
565
566         if (!drm_dev || !drm_dev->dev_private) {
567                 dev_err(dev, "DRM not initialized, aborting suspend.\n");
568                 return -ENODEV;
569         }
570
571         return i915_drm_freeze(drm_dev);
572 }
573
574 static int i915_pm_thaw(struct device *dev)
575 {
576         struct pci_dev *pdev = to_pci_dev(dev);
577         struct drm_device *drm_dev = pci_get_drvdata(pdev);
578
579         return i915_drm_thaw(drm_dev);
580 }
581
582 static int i915_pm_poweroff(struct device *dev)
583 {
584         struct pci_dev *pdev = to_pci_dev(dev);
585         struct drm_device *drm_dev = pci_get_drvdata(pdev);
586
587         return i915_drm_freeze(drm_dev);
588 }
589
590 static const struct dev_pm_ops i915_pm_ops = {
591      .suspend = i915_pm_suspend,
592      .resume = i915_pm_resume,
593      .freeze = i915_pm_freeze,
594      .thaw = i915_pm_thaw,
595      .poweroff = i915_pm_poweroff,
596      .restore = i915_pm_resume,
597 };
598
599 static struct vm_operations_struct i915_gem_vm_ops = {
600         .fault = i915_gem_fault,
601         .open = drm_gem_vm_open,
602         .close = drm_gem_vm_close,
603 };
604
605 static struct drm_driver driver = {
606         /* don't use mtrr's here, the Xserver or user space app should
607          * deal with them for intel hardware.
608          */
609         .driver_features =
610             DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
611             DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
612         .load = i915_driver_load,
613         .unload = i915_driver_unload,
614         .open = i915_driver_open,
615         .lastclose = i915_driver_lastclose,
616         .preclose = i915_driver_preclose,
617         .postclose = i915_driver_postclose,
618
619         /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
620         .suspend = i915_suspend,
621         .resume = i915_resume,
622
623         .device_is_agp = i915_driver_device_is_agp,
624         .enable_vblank = i915_enable_vblank,
625         .disable_vblank = i915_disable_vblank,
626         .irq_preinstall = i915_driver_irq_preinstall,
627         .irq_postinstall = i915_driver_irq_postinstall,
628         .irq_uninstall = i915_driver_irq_uninstall,
629         .irq_handler = i915_driver_irq_handler,
630         .reclaim_buffers = drm_core_reclaim_buffers,
631         .master_create = i915_master_create,
632         .master_destroy = i915_master_destroy,
633 #if defined(CONFIG_DEBUG_FS)
634         .debugfs_init = i915_debugfs_init,
635         .debugfs_cleanup = i915_debugfs_cleanup,
636 #endif
637         .gem_init_object = i915_gem_init_object,
638         .gem_free_object = i915_gem_free_object,
639         .gem_vm_ops = &i915_gem_vm_ops,
640         .ioctls = i915_ioctls,
641         .fops = {
642                  .owner = THIS_MODULE,
643                  .open = drm_open,
644                  .release = drm_release,
645                  .unlocked_ioctl = drm_ioctl,
646                  .mmap = drm_gem_mmap,
647                  .poll = drm_poll,
648                  .fasync = drm_fasync,
649                  .read = drm_read,
650 #ifdef CONFIG_COMPAT
651                  .compat_ioctl = i915_compat_ioctl,
652 #endif
653                  .llseek = noop_llseek,
654         },
655
656         .pci_driver = {
657                  .name = DRIVER_NAME,
658                  .id_table = pciidlist,
659                  .probe = i915_pci_probe,
660                  .remove = i915_pci_remove,
661                  .driver.pm = &i915_pm_ops,
662         },
663
664         .name = DRIVER_NAME,
665         .desc = DRIVER_DESC,
666         .date = DRIVER_DATE,
667         .major = DRIVER_MAJOR,
668         .minor = DRIVER_MINOR,
669         .patchlevel = DRIVER_PATCHLEVEL,
670 };
671
672 static int __init i915_init(void)
673 {
674         if (!intel_agp_enabled) {
675                 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
676                 return -ENODEV;
677         }
678
679         driver.num_ioctls = i915_max_ioctl;
680
681         /*
682          * If CONFIG_DRM_I915_KMS is set, default to KMS unless
683          * explicitly disabled with the module pararmeter.
684          *
685          * Otherwise, just follow the parameter (defaulting to off).
686          *
687          * Allow optional vga_text_mode_force boot option to override
688          * the default behavior.
689          */
690 #if defined(CONFIG_DRM_I915_KMS)
691         if (i915_modeset != 0)
692                 driver.driver_features |= DRIVER_MODESET;
693 #endif
694         if (i915_modeset == 1)
695                 driver.driver_features |= DRIVER_MODESET;
696
697 #ifdef CONFIG_VGA_CONSOLE
698         if (vgacon_text_force() && i915_modeset == -1)
699                 driver.driver_features &= ~DRIVER_MODESET;
700 #endif
701
702         if (!(driver.driver_features & DRIVER_MODESET)) {
703                 driver.suspend = i915_suspend;
704                 driver.resume = i915_resume;
705         }
706
707         return drm_init(&driver);
708 }
709
710 static void __exit i915_exit(void)
711 {
712         drm_exit(&driver);
713 }
714
715 module_init(i915_init);
716 module_exit(i915_exit);
717
718 MODULE_AUTHOR(DRIVER_AUTHOR);
719 MODULE_DESCRIPTION(DRIVER_DESC);
720 MODULE_LICENSE("GPL and additional rights");