drm/radeon: make all functions work with multiple rings.
[cascardo/linux.git] / drivers / gpu / drm / radeon / rv515.c
1 /*
2  * Copyright 2008 Advanced Micro Devices, Inc.
3  * Copyright 2008 Red Hat Inc.
4  * Copyright 2009 Jerome Glisse.
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a
7  * copy of this software and associated documentation files (the "Software"),
8  * to deal in the Software without restriction, including without limitation
9  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10  * and/or sell copies of the Software, and to permit persons to whom the
11  * Software is furnished to do so, subject to the following conditions:
12  *
13  * The above copyright notice and this permission notice shall be included in
14  * all copies or substantial portions of the Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22  * OTHER DEALINGS IN THE SOFTWARE.
23  *
24  * Authors: Dave Airlie
25  *          Alex Deucher
26  *          Jerome Glisse
27  */
28 #include <linux/seq_file.h>
29 #include <linux/slab.h>
30 #include "drmP.h"
31 #include "rv515d.h"
32 #include "radeon.h"
33 #include "radeon_asic.h"
34 #include "atom.h"
35 #include "rv515_reg_safe.h"
36
37 /* This files gather functions specifics to: rv515 */
38 int rv515_debugfs_pipes_info_init(struct radeon_device *rdev);
39 int rv515_debugfs_ga_info_init(struct radeon_device *rdev);
40 void rv515_gpu_init(struct radeon_device *rdev);
41 int rv515_mc_wait_for_idle(struct radeon_device *rdev);
42
43 void rv515_debugfs(struct radeon_device *rdev)
44 {
45         if (r100_debugfs_rbbm_init(rdev)) {
46                 DRM_ERROR("Failed to register debugfs file for RBBM !\n");
47         }
48         if (rv515_debugfs_pipes_info_init(rdev)) {
49                 DRM_ERROR("Failed to register debugfs file for pipes !\n");
50         }
51         if (rv515_debugfs_ga_info_init(rdev)) {
52                 DRM_ERROR("Failed to register debugfs file for pipes !\n");
53         }
54 }
55
56 void rv515_ring_start(struct radeon_device *rdev)
57 {
58         struct radeon_cp *cp = &rdev->cp;
59         int r;
60
61         r = radeon_ring_lock(rdev, cp, 64);
62         if (r) {
63                 return;
64         }
65         radeon_ring_write(cp, PACKET0(ISYNC_CNTL, 0));
66         radeon_ring_write(cp,
67                           ISYNC_ANY2D_IDLE3D |
68                           ISYNC_ANY3D_IDLE2D |
69                           ISYNC_WAIT_IDLEGUI |
70                           ISYNC_CPSCRATCH_IDLEGUI);
71         radeon_ring_write(cp, PACKET0(WAIT_UNTIL, 0));
72         radeon_ring_write(cp, WAIT_2D_IDLECLEAN | WAIT_3D_IDLECLEAN);
73         radeon_ring_write(cp, PACKET0(R300_DST_PIPE_CONFIG, 0));
74         radeon_ring_write(cp, R300_PIPE_AUTO_CONFIG);
75         radeon_ring_write(cp, PACKET0(GB_SELECT, 0));
76         radeon_ring_write(cp, 0);
77         radeon_ring_write(cp, PACKET0(GB_ENABLE, 0));
78         radeon_ring_write(cp, 0);
79         radeon_ring_write(cp, PACKET0(R500_SU_REG_DEST, 0));
80         radeon_ring_write(cp, (1 << rdev->num_gb_pipes) - 1);
81         radeon_ring_write(cp, PACKET0(VAP_INDEX_OFFSET, 0));
82         radeon_ring_write(cp, 0);
83         radeon_ring_write(cp, PACKET0(RB3D_DSTCACHE_CTLSTAT, 0));
84         radeon_ring_write(cp, RB3D_DC_FLUSH | RB3D_DC_FREE);
85         radeon_ring_write(cp, PACKET0(ZB_ZCACHE_CTLSTAT, 0));
86         radeon_ring_write(cp, ZC_FLUSH | ZC_FREE);
87         radeon_ring_write(cp, PACKET0(WAIT_UNTIL, 0));
88         radeon_ring_write(cp, WAIT_2D_IDLECLEAN | WAIT_3D_IDLECLEAN);
89         radeon_ring_write(cp, PACKET0(GB_AA_CONFIG, 0));
90         radeon_ring_write(cp, 0);
91         radeon_ring_write(cp, PACKET0(RB3D_DSTCACHE_CTLSTAT, 0));
92         radeon_ring_write(cp, RB3D_DC_FLUSH | RB3D_DC_FREE);
93         radeon_ring_write(cp, PACKET0(ZB_ZCACHE_CTLSTAT, 0));
94         radeon_ring_write(cp, ZC_FLUSH | ZC_FREE);
95         radeon_ring_write(cp, PACKET0(GB_MSPOS0, 0));
96         radeon_ring_write(cp,
97                           ((6 << MS_X0_SHIFT) |
98                            (6 << MS_Y0_SHIFT) |
99                            (6 << MS_X1_SHIFT) |
100                            (6 << MS_Y1_SHIFT) |
101                            (6 << MS_X2_SHIFT) |
102                            (6 << MS_Y2_SHIFT) |
103                            (6 << MSBD0_Y_SHIFT) |
104                            (6 << MSBD0_X_SHIFT)));
105         radeon_ring_write(cp, PACKET0(GB_MSPOS1, 0));
106         radeon_ring_write(cp,
107                           ((6 << MS_X3_SHIFT) |
108                            (6 << MS_Y3_SHIFT) |
109                            (6 << MS_X4_SHIFT) |
110                            (6 << MS_Y4_SHIFT) |
111                            (6 << MS_X5_SHIFT) |
112                            (6 << MS_Y5_SHIFT) |
113                            (6 << MSBD1_SHIFT)));
114         radeon_ring_write(cp, PACKET0(GA_ENHANCE, 0));
115         radeon_ring_write(cp, GA_DEADLOCK_CNTL | GA_FASTSYNC_CNTL);
116         radeon_ring_write(cp, PACKET0(GA_POLY_MODE, 0));
117         radeon_ring_write(cp, FRONT_PTYPE_TRIANGE | BACK_PTYPE_TRIANGE);
118         radeon_ring_write(cp, PACKET0(GA_ROUND_MODE, 0));
119         radeon_ring_write(cp, GEOMETRY_ROUND_NEAREST | COLOR_ROUND_NEAREST);
120         radeon_ring_write(cp, PACKET0(0x20C8, 0));
121         radeon_ring_write(cp, 0);
122         radeon_ring_unlock_commit(rdev, cp);
123 }
124
125 int rv515_mc_wait_for_idle(struct radeon_device *rdev)
126 {
127         unsigned i;
128         uint32_t tmp;
129
130         for (i = 0; i < rdev->usec_timeout; i++) {
131                 /* read MC_STATUS */
132                 tmp = RREG32_MC(MC_STATUS);
133                 if (tmp & MC_STATUS_IDLE) {
134                         return 0;
135                 }
136                 DRM_UDELAY(1);
137         }
138         return -1;
139 }
140
141 void rv515_vga_render_disable(struct radeon_device *rdev)
142 {
143         WREG32(R_000300_VGA_RENDER_CONTROL,
144                 RREG32(R_000300_VGA_RENDER_CONTROL) & C_000300_VGA_VSTATUS_CNTL);
145 }
146
147 void rv515_gpu_init(struct radeon_device *rdev)
148 {
149         unsigned pipe_select_current, gb_pipe_select, tmp;
150
151         if (r100_gui_wait_for_idle(rdev)) {
152                 printk(KERN_WARNING "Failed to wait GUI idle while "
153                        "reseting GPU. Bad things might happen.\n");
154         }
155         rv515_vga_render_disable(rdev);
156         r420_pipes_init(rdev);
157         gb_pipe_select = RREG32(R400_GB_PIPE_SELECT);
158         tmp = RREG32(R300_DST_PIPE_CONFIG);
159         pipe_select_current = (tmp >> 2) & 3;
160         tmp = (1 << pipe_select_current) |
161               (((gb_pipe_select >> 8) & 0xF) << 4);
162         WREG32_PLL(0x000D, tmp);
163         if (r100_gui_wait_for_idle(rdev)) {
164                 printk(KERN_WARNING "Failed to wait GUI idle while "
165                        "reseting GPU. Bad things might happen.\n");
166         }
167         if (rv515_mc_wait_for_idle(rdev)) {
168                 printk(KERN_WARNING "Failed to wait MC idle while "
169                        "programming pipes. Bad things might happen.\n");
170         }
171 }
172
173 static void rv515_vram_get_type(struct radeon_device *rdev)
174 {
175         uint32_t tmp;
176
177         rdev->mc.vram_width = 128;
178         rdev->mc.vram_is_ddr = true;
179         tmp = RREG32_MC(RV515_MC_CNTL) & MEM_NUM_CHANNELS_MASK;
180         switch (tmp) {
181         case 0:
182                 rdev->mc.vram_width = 64;
183                 break;
184         case 1:
185                 rdev->mc.vram_width = 128;
186                 break;
187         default:
188                 rdev->mc.vram_width = 128;
189                 break;
190         }
191 }
192
193 void rv515_mc_init(struct radeon_device *rdev)
194 {
195
196         rv515_vram_get_type(rdev);
197         r100_vram_init_sizes(rdev);
198         radeon_vram_location(rdev, &rdev->mc, 0);
199         rdev->mc.gtt_base_align = 0;
200         if (!(rdev->flags & RADEON_IS_AGP))
201                 radeon_gtt_location(rdev, &rdev->mc);
202         radeon_update_bandwidth_info(rdev);
203 }
204
205 uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg)
206 {
207         uint32_t r;
208
209         WREG32(MC_IND_INDEX, 0x7f0000 | (reg & 0xffff));
210         r = RREG32(MC_IND_DATA);
211         WREG32(MC_IND_INDEX, 0);
212         return r;
213 }
214
215 void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
216 {
217         WREG32(MC_IND_INDEX, 0xff0000 | ((reg) & 0xffff));
218         WREG32(MC_IND_DATA, (v));
219         WREG32(MC_IND_INDEX, 0);
220 }
221
222 #if defined(CONFIG_DEBUG_FS)
223 static int rv515_debugfs_pipes_info(struct seq_file *m, void *data)
224 {
225         struct drm_info_node *node = (struct drm_info_node *) m->private;
226         struct drm_device *dev = node->minor->dev;
227         struct radeon_device *rdev = dev->dev_private;
228         uint32_t tmp;
229
230         tmp = RREG32(GB_PIPE_SELECT);
231         seq_printf(m, "GB_PIPE_SELECT 0x%08x\n", tmp);
232         tmp = RREG32(SU_REG_DEST);
233         seq_printf(m, "SU_REG_DEST 0x%08x\n", tmp);
234         tmp = RREG32(GB_TILE_CONFIG);
235         seq_printf(m, "GB_TILE_CONFIG 0x%08x\n", tmp);
236         tmp = RREG32(DST_PIPE_CONFIG);
237         seq_printf(m, "DST_PIPE_CONFIG 0x%08x\n", tmp);
238         return 0;
239 }
240
241 static int rv515_debugfs_ga_info(struct seq_file *m, void *data)
242 {
243         struct drm_info_node *node = (struct drm_info_node *) m->private;
244         struct drm_device *dev = node->minor->dev;
245         struct radeon_device *rdev = dev->dev_private;
246         uint32_t tmp;
247
248         tmp = RREG32(0x2140);
249         seq_printf(m, "VAP_CNTL_STATUS 0x%08x\n", tmp);
250         radeon_asic_reset(rdev);
251         tmp = RREG32(0x425C);
252         seq_printf(m, "GA_IDLE 0x%08x\n", tmp);
253         return 0;
254 }
255
256 static struct drm_info_list rv515_pipes_info_list[] = {
257         {"rv515_pipes_info", rv515_debugfs_pipes_info, 0, NULL},
258 };
259
260 static struct drm_info_list rv515_ga_info_list[] = {
261         {"rv515_ga_info", rv515_debugfs_ga_info, 0, NULL},
262 };
263 #endif
264
265 int rv515_debugfs_pipes_info_init(struct radeon_device *rdev)
266 {
267 #if defined(CONFIG_DEBUG_FS)
268         return radeon_debugfs_add_files(rdev, rv515_pipes_info_list, 1);
269 #else
270         return 0;
271 #endif
272 }
273
274 int rv515_debugfs_ga_info_init(struct radeon_device *rdev)
275 {
276 #if defined(CONFIG_DEBUG_FS)
277         return radeon_debugfs_add_files(rdev, rv515_ga_info_list, 1);
278 #else
279         return 0;
280 #endif
281 }
282
283 void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save)
284 {
285         save->d1vga_control = RREG32(R_000330_D1VGA_CONTROL);
286         save->d2vga_control = RREG32(R_000338_D2VGA_CONTROL);
287         save->vga_render_control = RREG32(R_000300_VGA_RENDER_CONTROL);
288         save->vga_hdp_control = RREG32(R_000328_VGA_HDP_CONTROL);
289         save->d1crtc_control = RREG32(R_006080_D1CRTC_CONTROL);
290         save->d2crtc_control = RREG32(R_006880_D2CRTC_CONTROL);
291
292         /* Stop all video */
293         WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 0);
294         WREG32(R_000300_VGA_RENDER_CONTROL, 0);
295         WREG32(R_0060E8_D1CRTC_UPDATE_LOCK, 1);
296         WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 1);
297         WREG32(R_006080_D1CRTC_CONTROL, 0);
298         WREG32(R_006880_D2CRTC_CONTROL, 0);
299         WREG32(R_0060E8_D1CRTC_UPDATE_LOCK, 0);
300         WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 0);
301         WREG32(R_000330_D1VGA_CONTROL, 0);
302         WREG32(R_000338_D2VGA_CONTROL, 0);
303 }
304
305 void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save)
306 {
307         WREG32(R_006110_D1GRPH_PRIMARY_SURFACE_ADDRESS, rdev->mc.vram_start);
308         WREG32(R_006118_D1GRPH_SECONDARY_SURFACE_ADDRESS, rdev->mc.vram_start);
309         WREG32(R_006910_D2GRPH_PRIMARY_SURFACE_ADDRESS, rdev->mc.vram_start);
310         WREG32(R_006918_D2GRPH_SECONDARY_SURFACE_ADDRESS, rdev->mc.vram_start);
311         WREG32(R_000310_VGA_MEMORY_BASE_ADDRESS, rdev->mc.vram_start);
312         /* Unlock host access */
313         WREG32(R_000328_VGA_HDP_CONTROL, save->vga_hdp_control);
314         mdelay(1);
315         /* Restore video state */
316         WREG32(R_000330_D1VGA_CONTROL, save->d1vga_control);
317         WREG32(R_000338_D2VGA_CONTROL, save->d2vga_control);
318         WREG32(R_0060E8_D1CRTC_UPDATE_LOCK, 1);
319         WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 1);
320         WREG32(R_006080_D1CRTC_CONTROL, save->d1crtc_control);
321         WREG32(R_006880_D2CRTC_CONTROL, save->d2crtc_control);
322         WREG32(R_0060E8_D1CRTC_UPDATE_LOCK, 0);
323         WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 0);
324         WREG32(R_000300_VGA_RENDER_CONTROL, save->vga_render_control);
325 }
326
327 void rv515_mc_program(struct radeon_device *rdev)
328 {
329         struct rv515_mc_save save;
330
331         /* Stops all mc clients */
332         rv515_mc_stop(rdev, &save);
333
334         /* Wait for mc idle */
335         if (rv515_mc_wait_for_idle(rdev))
336                 dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
337         /* Write VRAM size in case we are limiting it */
338         WREG32(R_0000F8_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
339         /* Program MC, should be a 32bits limited address space */
340         WREG32_MC(R_000001_MC_FB_LOCATION,
341                         S_000001_MC_FB_START(rdev->mc.vram_start >> 16) |
342                         S_000001_MC_FB_TOP(rdev->mc.vram_end >> 16));
343         WREG32(R_000134_HDP_FB_LOCATION,
344                 S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
345         if (rdev->flags & RADEON_IS_AGP) {
346                 WREG32_MC(R_000002_MC_AGP_LOCATION,
347                         S_000002_MC_AGP_START(rdev->mc.gtt_start >> 16) |
348                         S_000002_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
349                 WREG32_MC(R_000003_MC_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
350                 WREG32_MC(R_000004_MC_AGP_BASE_2,
351                         S_000004_AGP_BASE_ADDR_2(upper_32_bits(rdev->mc.agp_base)));
352         } else {
353                 WREG32_MC(R_000002_MC_AGP_LOCATION, 0xFFFFFFFF);
354                 WREG32_MC(R_000003_MC_AGP_BASE, 0);
355                 WREG32_MC(R_000004_MC_AGP_BASE_2, 0);
356         }
357
358         rv515_mc_resume(rdev, &save);
359 }
360
361 void rv515_clock_startup(struct radeon_device *rdev)
362 {
363         if (radeon_dynclks != -1 && radeon_dynclks)
364                 radeon_atom_set_clock_gating(rdev, 1);
365         /* We need to force on some of the block */
366         WREG32_PLL(R_00000F_CP_DYN_CNTL,
367                 RREG32_PLL(R_00000F_CP_DYN_CNTL) | S_00000F_CP_FORCEON(1));
368         WREG32_PLL(R_000011_E2_DYN_CNTL,
369                 RREG32_PLL(R_000011_E2_DYN_CNTL) | S_000011_E2_FORCEON(1));
370         WREG32_PLL(R_000013_IDCT_DYN_CNTL,
371                 RREG32_PLL(R_000013_IDCT_DYN_CNTL) | S_000013_IDCT_FORCEON(1));
372 }
373
374 static int rv515_startup(struct radeon_device *rdev)
375 {
376         int r;
377
378         rv515_mc_program(rdev);
379         /* Resume clock */
380         rv515_clock_startup(rdev);
381         /* Initialize GPU configuration (# pipes, ...) */
382         rv515_gpu_init(rdev);
383         /* Initialize GART (initialize after TTM so we can allocate
384          * memory through TTM but finalize after TTM) */
385         if (rdev->flags & RADEON_IS_PCIE) {
386                 r = rv370_pcie_gart_enable(rdev);
387                 if (r)
388                         return r;
389         }
390
391         /* allocate wb buffer */
392         r = radeon_wb_init(rdev);
393         if (r)
394                 return r;
395
396         /* Enable IRQ */
397         rs600_irq_set(rdev);
398         rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
399         /* 1M ring buffer */
400         r = r100_cp_init(rdev, 1024 * 1024);
401         if (r) {
402                 dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
403                 return r;
404         }
405         r = r100_ib_init(rdev);
406         if (r) {
407                 dev_err(rdev->dev, "failed initializing IB (%d).\n", r);
408                 return r;
409         }
410         return 0;
411 }
412
413 int rv515_resume(struct radeon_device *rdev)
414 {
415         /* Make sur GART are not working */
416         if (rdev->flags & RADEON_IS_PCIE)
417                 rv370_pcie_gart_disable(rdev);
418         /* Resume clock before doing reset */
419         rv515_clock_startup(rdev);
420         /* Reset gpu before posting otherwise ATOM will enter infinite loop */
421         if (radeon_asic_reset(rdev)) {
422                 dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
423                         RREG32(R_000E40_RBBM_STATUS),
424                         RREG32(R_0007C0_CP_STAT));
425         }
426         /* post */
427         atom_asic_init(rdev->mode_info.atom_context);
428         /* Resume clock after posting */
429         rv515_clock_startup(rdev);
430         /* Initialize surface registers */
431         radeon_surface_init(rdev);
432         return rv515_startup(rdev);
433 }
434
435 int rv515_suspend(struct radeon_device *rdev)
436 {
437         r100_cp_disable(rdev);
438         radeon_wb_disable(rdev);
439         rs600_irq_disable(rdev);
440         if (rdev->flags & RADEON_IS_PCIE)
441                 rv370_pcie_gart_disable(rdev);
442         return 0;
443 }
444
445 void rv515_set_safe_registers(struct radeon_device *rdev)
446 {
447         rdev->config.r300.reg_safe_bm = rv515_reg_safe_bm;
448         rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rv515_reg_safe_bm);
449 }
450
451 void rv515_fini(struct radeon_device *rdev)
452 {
453         r100_cp_fini(rdev);
454         radeon_wb_fini(rdev);
455         r100_ib_fini(rdev);
456         radeon_gem_fini(rdev);
457         rv370_pcie_gart_fini(rdev);
458         radeon_agp_fini(rdev);
459         radeon_irq_kms_fini(rdev);
460         radeon_fence_driver_fini(rdev);
461         radeon_bo_fini(rdev);
462         radeon_atombios_fini(rdev);
463         kfree(rdev->bios);
464         rdev->bios = NULL;
465 }
466
467 int rv515_init(struct radeon_device *rdev)
468 {
469         int r;
470
471         /* Initialize scratch registers */
472         radeon_scratch_init(rdev);
473         /* Initialize surface registers */
474         radeon_surface_init(rdev);
475         /* TODO: disable VGA need to use VGA request */
476         /* restore some register to sane defaults */
477         r100_restore_sanity(rdev);
478         /* BIOS*/
479         if (!radeon_get_bios(rdev)) {
480                 if (ASIC_IS_AVIVO(rdev))
481                         return -EINVAL;
482         }
483         if (rdev->is_atom_bios) {
484                 r = radeon_atombios_init(rdev);
485                 if (r)
486                         return r;
487         } else {
488                 dev_err(rdev->dev, "Expecting atombios for RV515 GPU\n");
489                 return -EINVAL;
490         }
491         /* Reset gpu before posting otherwise ATOM will enter infinite loop */
492         if (radeon_asic_reset(rdev)) {
493                 dev_warn(rdev->dev,
494                         "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
495                         RREG32(R_000E40_RBBM_STATUS),
496                         RREG32(R_0007C0_CP_STAT));
497         }
498         /* check if cards are posted or not */
499         if (radeon_boot_test_post_card(rdev) == false)
500                 return -EINVAL;
501         /* Initialize clocks */
502         radeon_get_clock_info(rdev->ddev);
503         /* initialize AGP */
504         if (rdev->flags & RADEON_IS_AGP) {
505                 r = radeon_agp_init(rdev);
506                 if (r) {
507                         radeon_agp_disable(rdev);
508                 }
509         }
510         /* initialize memory controller */
511         rv515_mc_init(rdev);
512         rv515_debugfs(rdev);
513         /* Fence driver */
514         r = radeon_fence_driver_init(rdev, 1);
515         if (r)
516                 return r;
517         r = radeon_irq_kms_init(rdev);
518         if (r)
519                 return r;
520         /* Memory manager */
521         r = radeon_bo_init(rdev);
522         if (r)
523                 return r;
524         r = rv370_pcie_gart_init(rdev);
525         if (r)
526                 return r;
527         rv515_set_safe_registers(rdev);
528         rdev->accel_working = true;
529         r = rv515_startup(rdev);
530         if (r) {
531                 /* Somethings want wront with the accel init stop accel */
532                 dev_err(rdev->dev, "Disabling GPU acceleration\n");
533                 r100_cp_fini(rdev);
534                 radeon_wb_fini(rdev);
535                 r100_ib_fini(rdev);
536                 radeon_irq_kms_fini(rdev);
537                 rv370_pcie_gart_fini(rdev);
538                 radeon_agp_fini(rdev);
539                 rdev->accel_working = false;
540         }
541         return 0;
542 }
543
544 void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *crtc)
545 {
546         int index_reg = 0x6578 + crtc->crtc_offset;
547         int data_reg = 0x657c + crtc->crtc_offset;
548
549         WREG32(0x659C + crtc->crtc_offset, 0x0);
550         WREG32(0x6594 + crtc->crtc_offset, 0x705);
551         WREG32(0x65A4 + crtc->crtc_offset, 0x10001);
552         WREG32(0x65D8 + crtc->crtc_offset, 0x0);
553         WREG32(0x65B0 + crtc->crtc_offset, 0x0);
554         WREG32(0x65C0 + crtc->crtc_offset, 0x0);
555         WREG32(0x65D4 + crtc->crtc_offset, 0x0);
556         WREG32(index_reg, 0x0);
557         WREG32(data_reg, 0x841880A8);
558         WREG32(index_reg, 0x1);
559         WREG32(data_reg, 0x84208680);
560         WREG32(index_reg, 0x2);
561         WREG32(data_reg, 0xBFF880B0);
562         WREG32(index_reg, 0x100);
563         WREG32(data_reg, 0x83D88088);
564         WREG32(index_reg, 0x101);
565         WREG32(data_reg, 0x84608680);
566         WREG32(index_reg, 0x102);
567         WREG32(data_reg, 0xBFF080D0);
568         WREG32(index_reg, 0x200);
569         WREG32(data_reg, 0x83988068);
570         WREG32(index_reg, 0x201);
571         WREG32(data_reg, 0x84A08680);
572         WREG32(index_reg, 0x202);
573         WREG32(data_reg, 0xBFF080F8);
574         WREG32(index_reg, 0x300);
575         WREG32(data_reg, 0x83588058);
576         WREG32(index_reg, 0x301);
577         WREG32(data_reg, 0x84E08660);
578         WREG32(index_reg, 0x302);
579         WREG32(data_reg, 0xBFF88120);
580         WREG32(index_reg, 0x400);
581         WREG32(data_reg, 0x83188040);
582         WREG32(index_reg, 0x401);
583         WREG32(data_reg, 0x85008660);
584         WREG32(index_reg, 0x402);
585         WREG32(data_reg, 0xBFF88150);
586         WREG32(index_reg, 0x500);
587         WREG32(data_reg, 0x82D88030);
588         WREG32(index_reg, 0x501);
589         WREG32(data_reg, 0x85408640);
590         WREG32(index_reg, 0x502);
591         WREG32(data_reg, 0xBFF88180);
592         WREG32(index_reg, 0x600);
593         WREG32(data_reg, 0x82A08018);
594         WREG32(index_reg, 0x601);
595         WREG32(data_reg, 0x85808620);
596         WREG32(index_reg, 0x602);
597         WREG32(data_reg, 0xBFF081B8);
598         WREG32(index_reg, 0x700);
599         WREG32(data_reg, 0x82608010);
600         WREG32(index_reg, 0x701);
601         WREG32(data_reg, 0x85A08600);
602         WREG32(index_reg, 0x702);
603         WREG32(data_reg, 0x800081F0);
604         WREG32(index_reg, 0x800);
605         WREG32(data_reg, 0x8228BFF8);
606         WREG32(index_reg, 0x801);
607         WREG32(data_reg, 0x85E085E0);
608         WREG32(index_reg, 0x802);
609         WREG32(data_reg, 0xBFF88228);
610         WREG32(index_reg, 0x10000);
611         WREG32(data_reg, 0x82A8BF00);
612         WREG32(index_reg, 0x10001);
613         WREG32(data_reg, 0x82A08CC0);
614         WREG32(index_reg, 0x10002);
615         WREG32(data_reg, 0x8008BEF8);
616         WREG32(index_reg, 0x10100);
617         WREG32(data_reg, 0x81F0BF28);
618         WREG32(index_reg, 0x10101);
619         WREG32(data_reg, 0x83608CA0);
620         WREG32(index_reg, 0x10102);
621         WREG32(data_reg, 0x8018BED0);
622         WREG32(index_reg, 0x10200);
623         WREG32(data_reg, 0x8148BF38);
624         WREG32(index_reg, 0x10201);
625         WREG32(data_reg, 0x84408C80);
626         WREG32(index_reg, 0x10202);
627         WREG32(data_reg, 0x8008BEB8);
628         WREG32(index_reg, 0x10300);
629         WREG32(data_reg, 0x80B0BF78);
630         WREG32(index_reg, 0x10301);
631         WREG32(data_reg, 0x85008C20);
632         WREG32(index_reg, 0x10302);
633         WREG32(data_reg, 0x8020BEA0);
634         WREG32(index_reg, 0x10400);
635         WREG32(data_reg, 0x8028BF90);
636         WREG32(index_reg, 0x10401);
637         WREG32(data_reg, 0x85E08BC0);
638         WREG32(index_reg, 0x10402);
639         WREG32(data_reg, 0x8018BE90);
640         WREG32(index_reg, 0x10500);
641         WREG32(data_reg, 0xBFB8BFB0);
642         WREG32(index_reg, 0x10501);
643         WREG32(data_reg, 0x86C08B40);
644         WREG32(index_reg, 0x10502);
645         WREG32(data_reg, 0x8010BE90);
646         WREG32(index_reg, 0x10600);
647         WREG32(data_reg, 0xBF58BFC8);
648         WREG32(index_reg, 0x10601);
649         WREG32(data_reg, 0x87A08AA0);
650         WREG32(index_reg, 0x10602);
651         WREG32(data_reg, 0x8010BE98);
652         WREG32(index_reg, 0x10700);
653         WREG32(data_reg, 0xBF10BFF0);
654         WREG32(index_reg, 0x10701);
655         WREG32(data_reg, 0x886089E0);
656         WREG32(index_reg, 0x10702);
657         WREG32(data_reg, 0x8018BEB0);
658         WREG32(index_reg, 0x10800);
659         WREG32(data_reg, 0xBED8BFE8);
660         WREG32(index_reg, 0x10801);
661         WREG32(data_reg, 0x89408940);
662         WREG32(index_reg, 0x10802);
663         WREG32(data_reg, 0xBFE8BED8);
664         WREG32(index_reg, 0x20000);
665         WREG32(data_reg, 0x80008000);
666         WREG32(index_reg, 0x20001);
667         WREG32(data_reg, 0x90008000);
668         WREG32(index_reg, 0x20002);
669         WREG32(data_reg, 0x80008000);
670         WREG32(index_reg, 0x20003);
671         WREG32(data_reg, 0x80008000);
672         WREG32(index_reg, 0x20100);
673         WREG32(data_reg, 0x80108000);
674         WREG32(index_reg, 0x20101);
675         WREG32(data_reg, 0x8FE0BF70);
676         WREG32(index_reg, 0x20102);
677         WREG32(data_reg, 0xBFE880C0);
678         WREG32(index_reg, 0x20103);
679         WREG32(data_reg, 0x80008000);
680         WREG32(index_reg, 0x20200);
681         WREG32(data_reg, 0x8018BFF8);
682         WREG32(index_reg, 0x20201);
683         WREG32(data_reg, 0x8F80BF08);
684         WREG32(index_reg, 0x20202);
685         WREG32(data_reg, 0xBFD081A0);
686         WREG32(index_reg, 0x20203);
687         WREG32(data_reg, 0xBFF88000);
688         WREG32(index_reg, 0x20300);
689         WREG32(data_reg, 0x80188000);
690         WREG32(index_reg, 0x20301);
691         WREG32(data_reg, 0x8EE0BEC0);
692         WREG32(index_reg, 0x20302);
693         WREG32(data_reg, 0xBFB082A0);
694         WREG32(index_reg, 0x20303);
695         WREG32(data_reg, 0x80008000);
696         WREG32(index_reg, 0x20400);
697         WREG32(data_reg, 0x80188000);
698         WREG32(index_reg, 0x20401);
699         WREG32(data_reg, 0x8E00BEA0);
700         WREG32(index_reg, 0x20402);
701         WREG32(data_reg, 0xBF8883C0);
702         WREG32(index_reg, 0x20403);
703         WREG32(data_reg, 0x80008000);
704         WREG32(index_reg, 0x20500);
705         WREG32(data_reg, 0x80188000);
706         WREG32(index_reg, 0x20501);
707         WREG32(data_reg, 0x8D00BE90);
708         WREG32(index_reg, 0x20502);
709         WREG32(data_reg, 0xBF588500);
710         WREG32(index_reg, 0x20503);
711         WREG32(data_reg, 0x80008008);
712         WREG32(index_reg, 0x20600);
713         WREG32(data_reg, 0x80188000);
714         WREG32(index_reg, 0x20601);
715         WREG32(data_reg, 0x8BC0BE98);
716         WREG32(index_reg, 0x20602);
717         WREG32(data_reg, 0xBF308660);
718         WREG32(index_reg, 0x20603);
719         WREG32(data_reg, 0x80008008);
720         WREG32(index_reg, 0x20700);
721         WREG32(data_reg, 0x80108000);
722         WREG32(index_reg, 0x20701);
723         WREG32(data_reg, 0x8A80BEB0);
724         WREG32(index_reg, 0x20702);
725         WREG32(data_reg, 0xBF0087C0);
726         WREG32(index_reg, 0x20703);
727         WREG32(data_reg, 0x80008008);
728         WREG32(index_reg, 0x20800);
729         WREG32(data_reg, 0x80108000);
730         WREG32(index_reg, 0x20801);
731         WREG32(data_reg, 0x8920BED0);
732         WREG32(index_reg, 0x20802);
733         WREG32(data_reg, 0xBED08920);
734         WREG32(index_reg, 0x20803);
735         WREG32(data_reg, 0x80008010);
736         WREG32(index_reg, 0x30000);
737         WREG32(data_reg, 0x90008000);
738         WREG32(index_reg, 0x30001);
739         WREG32(data_reg, 0x80008000);
740         WREG32(index_reg, 0x30100);
741         WREG32(data_reg, 0x8FE0BF90);
742         WREG32(index_reg, 0x30101);
743         WREG32(data_reg, 0xBFF880A0);
744         WREG32(index_reg, 0x30200);
745         WREG32(data_reg, 0x8F60BF40);
746         WREG32(index_reg, 0x30201);
747         WREG32(data_reg, 0xBFE88180);
748         WREG32(index_reg, 0x30300);
749         WREG32(data_reg, 0x8EC0BF00);
750         WREG32(index_reg, 0x30301);
751         WREG32(data_reg, 0xBFC88280);
752         WREG32(index_reg, 0x30400);
753         WREG32(data_reg, 0x8DE0BEE0);
754         WREG32(index_reg, 0x30401);
755         WREG32(data_reg, 0xBFA083A0);
756         WREG32(index_reg, 0x30500);
757         WREG32(data_reg, 0x8CE0BED0);
758         WREG32(index_reg, 0x30501);
759         WREG32(data_reg, 0xBF7884E0);
760         WREG32(index_reg, 0x30600);
761         WREG32(data_reg, 0x8BA0BED8);
762         WREG32(index_reg, 0x30601);
763         WREG32(data_reg, 0xBF508640);
764         WREG32(index_reg, 0x30700);
765         WREG32(data_reg, 0x8A60BEE8);
766         WREG32(index_reg, 0x30701);
767         WREG32(data_reg, 0xBF2087A0);
768         WREG32(index_reg, 0x30800);
769         WREG32(data_reg, 0x8900BF00);
770         WREG32(index_reg, 0x30801);
771         WREG32(data_reg, 0xBF008900);
772 }
773
774 struct rv515_watermark {
775         u32        lb_request_fifo_depth;
776         fixed20_12 num_line_pair;
777         fixed20_12 estimated_width;
778         fixed20_12 worst_case_latency;
779         fixed20_12 consumption_rate;
780         fixed20_12 active_time;
781         fixed20_12 dbpp;
782         fixed20_12 priority_mark_max;
783         fixed20_12 priority_mark;
784         fixed20_12 sclk;
785 };
786
787 void rv515_crtc_bandwidth_compute(struct radeon_device *rdev,
788                                   struct radeon_crtc *crtc,
789                                   struct rv515_watermark *wm)
790 {
791         struct drm_display_mode *mode = &crtc->base.mode;
792         fixed20_12 a, b, c;
793         fixed20_12 pclk, request_fifo_depth, tolerable_latency, estimated_width;
794         fixed20_12 consumption_time, line_time, chunk_time, read_delay_latency;
795
796         if (!crtc->base.enabled) {
797                 /* FIXME: wouldn't it better to set priority mark to maximum */
798                 wm->lb_request_fifo_depth = 4;
799                 return;
800         }
801
802         if (crtc->vsc.full > dfixed_const(2))
803                 wm->num_line_pair.full = dfixed_const(2);
804         else
805                 wm->num_line_pair.full = dfixed_const(1);
806
807         b.full = dfixed_const(mode->crtc_hdisplay);
808         c.full = dfixed_const(256);
809         a.full = dfixed_div(b, c);
810         request_fifo_depth.full = dfixed_mul(a, wm->num_line_pair);
811         request_fifo_depth.full = dfixed_ceil(request_fifo_depth);
812         if (a.full < dfixed_const(4)) {
813                 wm->lb_request_fifo_depth = 4;
814         } else {
815                 wm->lb_request_fifo_depth = dfixed_trunc(request_fifo_depth);
816         }
817
818         /* Determine consumption rate
819          *  pclk = pixel clock period(ns) = 1000 / (mode.clock / 1000)
820          *  vtaps = number of vertical taps,
821          *  vsc = vertical scaling ratio, defined as source/destination
822          *  hsc = horizontal scaling ration, defined as source/destination
823          */
824         a.full = dfixed_const(mode->clock);
825         b.full = dfixed_const(1000);
826         a.full = dfixed_div(a, b);
827         pclk.full = dfixed_div(b, a);
828         if (crtc->rmx_type != RMX_OFF) {
829                 b.full = dfixed_const(2);
830                 if (crtc->vsc.full > b.full)
831                         b.full = crtc->vsc.full;
832                 b.full = dfixed_mul(b, crtc->hsc);
833                 c.full = dfixed_const(2);
834                 b.full = dfixed_div(b, c);
835                 consumption_time.full = dfixed_div(pclk, b);
836         } else {
837                 consumption_time.full = pclk.full;
838         }
839         a.full = dfixed_const(1);
840         wm->consumption_rate.full = dfixed_div(a, consumption_time);
841
842
843         /* Determine line time
844          *  LineTime = total time for one line of displayhtotal
845          *  LineTime = total number of horizontal pixels
846          *  pclk = pixel clock period(ns)
847          */
848         a.full = dfixed_const(crtc->base.mode.crtc_htotal);
849         line_time.full = dfixed_mul(a, pclk);
850
851         /* Determine active time
852          *  ActiveTime = time of active region of display within one line,
853          *  hactive = total number of horizontal active pixels
854          *  htotal = total number of horizontal pixels
855          */
856         a.full = dfixed_const(crtc->base.mode.crtc_htotal);
857         b.full = dfixed_const(crtc->base.mode.crtc_hdisplay);
858         wm->active_time.full = dfixed_mul(line_time, b);
859         wm->active_time.full = dfixed_div(wm->active_time, a);
860
861         /* Determine chunk time
862          * ChunkTime = the time it takes the DCP to send one chunk of data
863          * to the LB which consists of pipeline delay and inter chunk gap
864          * sclk = system clock(Mhz)
865          */
866         a.full = dfixed_const(600 * 1000);
867         chunk_time.full = dfixed_div(a, rdev->pm.sclk);
868         read_delay_latency.full = dfixed_const(1000);
869
870         /* Determine the worst case latency
871          * NumLinePair = Number of line pairs to request(1=2 lines, 2=4 lines)
872          * WorstCaseLatency = worst case time from urgent to when the MC starts
873          *                    to return data
874          * READ_DELAY_IDLE_MAX = constant of 1us
875          * ChunkTime = time it takes the DCP to send one chunk of data to the LB
876          *             which consists of pipeline delay and inter chunk gap
877          */
878         if (dfixed_trunc(wm->num_line_pair) > 1) {
879                 a.full = dfixed_const(3);
880                 wm->worst_case_latency.full = dfixed_mul(a, chunk_time);
881                 wm->worst_case_latency.full += read_delay_latency.full;
882         } else {
883                 wm->worst_case_latency.full = chunk_time.full + read_delay_latency.full;
884         }
885
886         /* Determine the tolerable latency
887          * TolerableLatency = Any given request has only 1 line time
888          *                    for the data to be returned
889          * LBRequestFifoDepth = Number of chunk requests the LB can
890          *                      put into the request FIFO for a display
891          *  LineTime = total time for one line of display
892          *  ChunkTime = the time it takes the DCP to send one chunk
893          *              of data to the LB which consists of
894          *  pipeline delay and inter chunk gap
895          */
896         if ((2+wm->lb_request_fifo_depth) >= dfixed_trunc(request_fifo_depth)) {
897                 tolerable_latency.full = line_time.full;
898         } else {
899                 tolerable_latency.full = dfixed_const(wm->lb_request_fifo_depth - 2);
900                 tolerable_latency.full = request_fifo_depth.full - tolerable_latency.full;
901                 tolerable_latency.full = dfixed_mul(tolerable_latency, chunk_time);
902                 tolerable_latency.full = line_time.full - tolerable_latency.full;
903         }
904         /* We assume worst case 32bits (4 bytes) */
905         wm->dbpp.full = dfixed_const(2 * 16);
906
907         /* Determine the maximum priority mark
908          *  width = viewport width in pixels
909          */
910         a.full = dfixed_const(16);
911         wm->priority_mark_max.full = dfixed_const(crtc->base.mode.crtc_hdisplay);
912         wm->priority_mark_max.full = dfixed_div(wm->priority_mark_max, a);
913         wm->priority_mark_max.full = dfixed_ceil(wm->priority_mark_max);
914
915         /* Determine estimated width */
916         estimated_width.full = tolerable_latency.full - wm->worst_case_latency.full;
917         estimated_width.full = dfixed_div(estimated_width, consumption_time);
918         if (dfixed_trunc(estimated_width) > crtc->base.mode.crtc_hdisplay) {
919                 wm->priority_mark.full = wm->priority_mark_max.full;
920         } else {
921                 a.full = dfixed_const(16);
922                 wm->priority_mark.full = dfixed_div(estimated_width, a);
923                 wm->priority_mark.full = dfixed_ceil(wm->priority_mark);
924                 wm->priority_mark.full = wm->priority_mark_max.full - wm->priority_mark.full;
925         }
926 }
927
928 void rv515_bandwidth_avivo_update(struct radeon_device *rdev)
929 {
930         struct drm_display_mode *mode0 = NULL;
931         struct drm_display_mode *mode1 = NULL;
932         struct rv515_watermark wm0;
933         struct rv515_watermark wm1;
934         u32 tmp;
935         u32 d1mode_priority_a_cnt = MODE_PRIORITY_OFF;
936         u32 d2mode_priority_a_cnt = MODE_PRIORITY_OFF;
937         fixed20_12 priority_mark02, priority_mark12, fill_rate;
938         fixed20_12 a, b;
939
940         if (rdev->mode_info.crtcs[0]->base.enabled)
941                 mode0 = &rdev->mode_info.crtcs[0]->base.mode;
942         if (rdev->mode_info.crtcs[1]->base.enabled)
943                 mode1 = &rdev->mode_info.crtcs[1]->base.mode;
944         rs690_line_buffer_adjust(rdev, mode0, mode1);
945
946         rv515_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[0], &wm0);
947         rv515_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[1], &wm1);
948
949         tmp = wm0.lb_request_fifo_depth;
950         tmp |= wm1.lb_request_fifo_depth << 16;
951         WREG32(LB_MAX_REQ_OUTSTANDING, tmp);
952
953         if (mode0 && mode1) {
954                 if (dfixed_trunc(wm0.dbpp) > 64)
955                         a.full = dfixed_div(wm0.dbpp, wm0.num_line_pair);
956                 else
957                         a.full = wm0.num_line_pair.full;
958                 if (dfixed_trunc(wm1.dbpp) > 64)
959                         b.full = dfixed_div(wm1.dbpp, wm1.num_line_pair);
960                 else
961                         b.full = wm1.num_line_pair.full;
962                 a.full += b.full;
963                 fill_rate.full = dfixed_div(wm0.sclk, a);
964                 if (wm0.consumption_rate.full > fill_rate.full) {
965                         b.full = wm0.consumption_rate.full - fill_rate.full;
966                         b.full = dfixed_mul(b, wm0.active_time);
967                         a.full = dfixed_const(16);
968                         b.full = dfixed_div(b, a);
969                         a.full = dfixed_mul(wm0.worst_case_latency,
970                                                 wm0.consumption_rate);
971                         priority_mark02.full = a.full + b.full;
972                 } else {
973                         a.full = dfixed_mul(wm0.worst_case_latency,
974                                                 wm0.consumption_rate);
975                         b.full = dfixed_const(16 * 1000);
976                         priority_mark02.full = dfixed_div(a, b);
977                 }
978                 if (wm1.consumption_rate.full > fill_rate.full) {
979                         b.full = wm1.consumption_rate.full - fill_rate.full;
980                         b.full = dfixed_mul(b, wm1.active_time);
981                         a.full = dfixed_const(16);
982                         b.full = dfixed_div(b, a);
983                         a.full = dfixed_mul(wm1.worst_case_latency,
984                                                 wm1.consumption_rate);
985                         priority_mark12.full = a.full + b.full;
986                 } else {
987                         a.full = dfixed_mul(wm1.worst_case_latency,
988                                                 wm1.consumption_rate);
989                         b.full = dfixed_const(16 * 1000);
990                         priority_mark12.full = dfixed_div(a, b);
991                 }
992                 if (wm0.priority_mark.full > priority_mark02.full)
993                         priority_mark02.full = wm0.priority_mark.full;
994                 if (dfixed_trunc(priority_mark02) < 0)
995                         priority_mark02.full = 0;
996                 if (wm0.priority_mark_max.full > priority_mark02.full)
997                         priority_mark02.full = wm0.priority_mark_max.full;
998                 if (wm1.priority_mark.full > priority_mark12.full)
999                         priority_mark12.full = wm1.priority_mark.full;
1000                 if (dfixed_trunc(priority_mark12) < 0)
1001                         priority_mark12.full = 0;
1002                 if (wm1.priority_mark_max.full > priority_mark12.full)
1003                         priority_mark12.full = wm1.priority_mark_max.full;
1004                 d1mode_priority_a_cnt = dfixed_trunc(priority_mark02);
1005                 d2mode_priority_a_cnt = dfixed_trunc(priority_mark12);
1006                 if (rdev->disp_priority == 2) {
1007                         d1mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON;
1008                         d2mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON;
1009                 }
1010         } else if (mode0) {
1011                 if (dfixed_trunc(wm0.dbpp) > 64)
1012                         a.full = dfixed_div(wm0.dbpp, wm0.num_line_pair);
1013                 else
1014                         a.full = wm0.num_line_pair.full;
1015                 fill_rate.full = dfixed_div(wm0.sclk, a);
1016                 if (wm0.consumption_rate.full > fill_rate.full) {
1017                         b.full = wm0.consumption_rate.full - fill_rate.full;
1018                         b.full = dfixed_mul(b, wm0.active_time);
1019                         a.full = dfixed_const(16);
1020                         b.full = dfixed_div(b, a);
1021                         a.full = dfixed_mul(wm0.worst_case_latency,
1022                                                 wm0.consumption_rate);
1023                         priority_mark02.full = a.full + b.full;
1024                 } else {
1025                         a.full = dfixed_mul(wm0.worst_case_latency,
1026                                                 wm0.consumption_rate);
1027                         b.full = dfixed_const(16);
1028                         priority_mark02.full = dfixed_div(a, b);
1029                 }
1030                 if (wm0.priority_mark.full > priority_mark02.full)
1031                         priority_mark02.full = wm0.priority_mark.full;
1032                 if (dfixed_trunc(priority_mark02) < 0)
1033                         priority_mark02.full = 0;
1034                 if (wm0.priority_mark_max.full > priority_mark02.full)
1035                         priority_mark02.full = wm0.priority_mark_max.full;
1036                 d1mode_priority_a_cnt = dfixed_trunc(priority_mark02);
1037                 if (rdev->disp_priority == 2)
1038                         d1mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON;
1039         } else if (mode1) {
1040                 if (dfixed_trunc(wm1.dbpp) > 64)
1041                         a.full = dfixed_div(wm1.dbpp, wm1.num_line_pair);
1042                 else
1043                         a.full = wm1.num_line_pair.full;
1044                 fill_rate.full = dfixed_div(wm1.sclk, a);
1045                 if (wm1.consumption_rate.full > fill_rate.full) {
1046                         b.full = wm1.consumption_rate.full - fill_rate.full;
1047                         b.full = dfixed_mul(b, wm1.active_time);
1048                         a.full = dfixed_const(16);
1049                         b.full = dfixed_div(b, a);
1050                         a.full = dfixed_mul(wm1.worst_case_latency,
1051                                                 wm1.consumption_rate);
1052                         priority_mark12.full = a.full + b.full;
1053                 } else {
1054                         a.full = dfixed_mul(wm1.worst_case_latency,
1055                                                 wm1.consumption_rate);
1056                         b.full = dfixed_const(16 * 1000);
1057                         priority_mark12.full = dfixed_div(a, b);
1058                 }
1059                 if (wm1.priority_mark.full > priority_mark12.full)
1060                         priority_mark12.full = wm1.priority_mark.full;
1061                 if (dfixed_trunc(priority_mark12) < 0)
1062                         priority_mark12.full = 0;
1063                 if (wm1.priority_mark_max.full > priority_mark12.full)
1064                         priority_mark12.full = wm1.priority_mark_max.full;
1065                 d2mode_priority_a_cnt = dfixed_trunc(priority_mark12);
1066                 if (rdev->disp_priority == 2)
1067                         d2mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON;
1068         }
1069
1070         WREG32(D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
1071         WREG32(D1MODE_PRIORITY_B_CNT, d1mode_priority_a_cnt);
1072         WREG32(D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
1073         WREG32(D2MODE_PRIORITY_B_CNT, d2mode_priority_a_cnt);
1074 }
1075
1076 void rv515_bandwidth_update(struct radeon_device *rdev)
1077 {
1078         uint32_t tmp;
1079         struct drm_display_mode *mode0 = NULL;
1080         struct drm_display_mode *mode1 = NULL;
1081
1082         radeon_update_display_priority(rdev);
1083
1084         if (rdev->mode_info.crtcs[0]->base.enabled)
1085                 mode0 = &rdev->mode_info.crtcs[0]->base.mode;
1086         if (rdev->mode_info.crtcs[1]->base.enabled)
1087                 mode1 = &rdev->mode_info.crtcs[1]->base.mode;
1088         /*
1089          * Set display0/1 priority up in the memory controller for
1090          * modes if the user specifies HIGH for displaypriority
1091          * option.
1092          */
1093         if ((rdev->disp_priority == 2) &&
1094             (rdev->family == CHIP_RV515)) {
1095                 tmp = RREG32_MC(MC_MISC_LAT_TIMER);
1096                 tmp &= ~MC_DISP1R_INIT_LAT_MASK;
1097                 tmp &= ~MC_DISP0R_INIT_LAT_MASK;
1098                 if (mode1)
1099                         tmp |= (1 << MC_DISP1R_INIT_LAT_SHIFT);
1100                 if (mode0)
1101                         tmp |= (1 << MC_DISP0R_INIT_LAT_SHIFT);
1102                 WREG32_MC(MC_MISC_LAT_TIMER, tmp);
1103         }
1104         rv515_bandwidth_avivo_update(rdev);
1105 }