2 * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
3 * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
4 * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
6 * This software is available to you under a choice of one of two
7 * licenses. You may choose to be licensed under the terms of the GNU
8 * General Public License (GPL) Version 2, available from the file
9 * COPYING in the main directory of this source tree, or the
10 * OpenIB.org BSD license below:
12 * Redistribution and use in source and binary forms, with or
13 * without modification, are permitted provided that the following
16 * - Redistributions of source code must retain the above
17 * copyright notice, this list of conditions and the following
20 * - Redistributions in binary form must reproduce the above
21 * copyright notice, this list of conditions and the following
22 * disclaimer in the documentation and/or other materials
23 * provided with the distribution.
25 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
35 #include <linux/etherdevice.h>
36 #include <linux/mlx4/cmd.h>
37 #include <linux/module.h>
38 #include <linux/cache.h>
44 MLX4_COMMAND_INTERFACE_MIN_REV = 2,
45 MLX4_COMMAND_INTERFACE_MAX_REV = 3,
46 MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS = 3,
49 extern void __buggy_use_of_MLX4_GET(void);
50 extern void __buggy_use_of_MLX4_PUT(void);
52 static bool enable_qos;
53 module_param(enable_qos, bool, 0444);
54 MODULE_PARM_DESC(enable_qos, "Enable Quality of Service support in the HCA (default: off)");
56 #define MLX4_GET(dest, source, offset) \
58 void *__p = (char *) (source) + (offset); \
59 switch (sizeof (dest)) { \
60 case 1: (dest) = *(u8 *) __p; break; \
61 case 2: (dest) = be16_to_cpup(__p); break; \
62 case 4: (dest) = be32_to_cpup(__p); break; \
63 case 8: (dest) = be64_to_cpup(__p); break; \
64 default: __buggy_use_of_MLX4_GET(); \
68 #define MLX4_PUT(dest, source, offset) \
70 void *__d = ((char *) (dest) + (offset)); \
71 switch (sizeof(source)) { \
72 case 1: *(u8 *) __d = (source); break; \
73 case 2: *(__be16 *) __d = cpu_to_be16(source); break; \
74 case 4: *(__be32 *) __d = cpu_to_be32(source); break; \
75 case 8: *(__be64 *) __d = cpu_to_be64(source); break; \
76 default: __buggy_use_of_MLX4_PUT(); \
80 static void dump_dev_cap_flags(struct mlx4_dev *dev, u64 flags)
82 static const char *fname[] = {
83 [ 0] = "RC transport",
84 [ 1] = "UC transport",
85 [ 2] = "UD transport",
86 [ 3] = "XRC transport",
87 [ 4] = "reliable multicast",
88 [ 5] = "FCoIB support",
90 [ 7] = "IPoIB checksum offload",
91 [ 8] = "P_Key violation counter",
92 [ 9] = "Q_Key violation counter",
95 [15] = "Big LSO headers",
98 [18] = "Atomic ops support",
99 [19] = "Raw multicast support",
100 [20] = "Address vector port checking support",
101 [21] = "UD multicast support",
102 [24] = "Demand paging support",
103 [25] = "Router support",
104 [30] = "IBoE support",
105 [32] = "Unicast loopback support",
106 [34] = "FCS header control",
107 [38] = "Wake On LAN support",
108 [40] = "UDP RSS support",
109 [41] = "Unicast VEP steering support",
110 [42] = "Multicast VEP steering support",
111 [48] = "Counters support",
112 [59] = "Port management change event support",
113 [61] = "64 byte EQE support",
114 [62] = "64 byte CQE support",
118 mlx4_dbg(dev, "DEV_CAP flags:\n");
119 for (i = 0; i < ARRAY_SIZE(fname); ++i)
120 if (fname[i] && (flags & (1LL << i)))
121 mlx4_dbg(dev, " %s\n", fname[i]);
124 static void dump_dev_cap_flags2(struct mlx4_dev *dev, u64 flags)
126 static const char * const fname[] = {
128 [1] = "RSS Toeplitz Hash Function support",
129 [2] = "RSS XOR Hash Function support",
130 [3] = "Device manage flow steering support",
131 [4] = "Automatic mac reassignment support"
135 for (i = 0; i < ARRAY_SIZE(fname); ++i)
136 if (fname[i] && (flags & (1LL << i)))
137 mlx4_dbg(dev, " %s\n", fname[i]);
140 int mlx4_MOD_STAT_CFG(struct mlx4_dev *dev, struct mlx4_mod_stat_cfg *cfg)
142 struct mlx4_cmd_mailbox *mailbox;
146 #define MOD_STAT_CFG_IN_SIZE 0x100
148 #define MOD_STAT_CFG_PG_SZ_M_OFFSET 0x002
149 #define MOD_STAT_CFG_PG_SZ_OFFSET 0x003
151 mailbox = mlx4_alloc_cmd_mailbox(dev);
153 return PTR_ERR(mailbox);
154 inbox = mailbox->buf;
156 memset(inbox, 0, MOD_STAT_CFG_IN_SIZE);
158 MLX4_PUT(inbox, cfg->log_pg_sz, MOD_STAT_CFG_PG_SZ_OFFSET);
159 MLX4_PUT(inbox, cfg->log_pg_sz_m, MOD_STAT_CFG_PG_SZ_M_OFFSET);
161 err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_MOD_STAT_CFG,
162 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
164 mlx4_free_cmd_mailbox(dev, mailbox);
168 int mlx4_QUERY_FUNC_CAP_wrapper(struct mlx4_dev *dev, int slave,
169 struct mlx4_vhcr *vhcr,
170 struct mlx4_cmd_mailbox *inbox,
171 struct mlx4_cmd_mailbox *outbox,
172 struct mlx4_cmd_info *cmd)
178 #define QUERY_FUNC_CAP_FLAGS_OFFSET 0x0
179 #define QUERY_FUNC_CAP_NUM_PORTS_OFFSET 0x1
180 #define QUERY_FUNC_CAP_PF_BHVR_OFFSET 0x4
181 #define QUERY_FUNC_CAP_FMR_OFFSET 0x8
182 #define QUERY_FUNC_CAP_QP_QUOTA_OFFSET 0x10
183 #define QUERY_FUNC_CAP_CQ_QUOTA_OFFSET 0x14
184 #define QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET 0x18
185 #define QUERY_FUNC_CAP_MPT_QUOTA_OFFSET 0x20
186 #define QUERY_FUNC_CAP_MTT_QUOTA_OFFSET 0x24
187 #define QUERY_FUNC_CAP_MCG_QUOTA_OFFSET 0x28
188 #define QUERY_FUNC_CAP_MAX_EQ_OFFSET 0x2c
189 #define QUERY_FUNC_CAP_RESERVED_EQ_OFFSET 0x30
191 #define QUERY_FUNC_CAP_FMR_FLAG 0x80
192 #define QUERY_FUNC_CAP_FLAG_RDMA 0x40
193 #define QUERY_FUNC_CAP_FLAG_ETH 0x80
195 /* when opcode modifier = 1 */
196 #define QUERY_FUNC_CAP_PHYS_PORT_OFFSET 0x3
197 #define QUERY_FUNC_CAP_RDMA_PROPS_OFFSET 0x8
198 #define QUERY_FUNC_CAP_ETH_PROPS_OFFSET 0xc
200 #define QUERY_FUNC_CAP_QP0_TUNNEL 0x10
201 #define QUERY_FUNC_CAP_QP0_PROXY 0x14
202 #define QUERY_FUNC_CAP_QP1_TUNNEL 0x18
203 #define QUERY_FUNC_CAP_QP1_PROXY 0x1c
205 #define QUERY_FUNC_CAP_ETH_PROPS_FORCE_MAC 0x40
206 #define QUERY_FUNC_CAP_ETH_PROPS_FORCE_VLAN 0x80
208 #define QUERY_FUNC_CAP_RDMA_PROPS_FORCE_PHY_WQE_GID 0x80
210 if (vhcr->op_modifier == 1) {
212 /* ensure force vlan and force mac bits are not set */
213 MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_ETH_PROPS_OFFSET);
214 /* ensure that phy_wqe_gid bit is not set */
215 MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_RDMA_PROPS_OFFSET);
217 field = vhcr->in_modifier; /* phys-port = logical-port */
218 MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
220 /* size is now the QP number */
221 size = dev->phys_caps.base_tunnel_sqpn + 8 * slave + field - 1;
222 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP0_TUNNEL);
225 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP1_TUNNEL);
227 size = dev->phys_caps.base_proxy_sqpn + 8 * slave + field - 1;
228 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP0_PROXY);
231 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP1_PROXY);
233 } else if (vhcr->op_modifier == 0) {
234 /* enable rdma and ethernet interfaces */
235 field = (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA);
236 MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FLAGS_OFFSET);
238 field = dev->caps.num_ports;
239 MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
241 size = dev->caps.function_caps; /* set PF behaviours */
242 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
244 field = 0; /* protected FMR support not available as yet */
245 MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FMR_OFFSET);
247 size = dev->caps.num_qps;
248 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
250 size = dev->caps.num_srqs;
251 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
253 size = dev->caps.num_cqs;
254 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
256 size = dev->caps.num_eqs;
257 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
259 size = dev->caps.reserved_eqs;
260 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
262 size = dev->caps.num_mpts;
263 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
265 size = dev->caps.num_mtts;
266 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
268 size = dev->caps.num_mgms + dev->caps.num_amgms;
269 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
277 int mlx4_QUERY_FUNC_CAP(struct mlx4_dev *dev, u32 gen_or_port,
278 struct mlx4_func_cap *func_cap)
280 struct mlx4_cmd_mailbox *mailbox;
282 u8 field, op_modifier;
286 op_modifier = !!gen_or_port; /* 0 = general, 1 = logical port */
288 mailbox = mlx4_alloc_cmd_mailbox(dev);
290 return PTR_ERR(mailbox);
292 err = mlx4_cmd_box(dev, 0, mailbox->dma, gen_or_port, op_modifier,
293 MLX4_CMD_QUERY_FUNC_CAP,
294 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
298 outbox = mailbox->buf;
301 MLX4_GET(field, outbox, QUERY_FUNC_CAP_FLAGS_OFFSET);
302 if (!(field & (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA))) {
303 mlx4_err(dev, "The host supports neither eth nor rdma interfaces\n");
304 err = -EPROTONOSUPPORT;
307 func_cap->flags = field;
309 MLX4_GET(field, outbox, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
310 func_cap->num_ports = field;
312 MLX4_GET(size, outbox, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
313 func_cap->pf_context_behaviour = size;
315 MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
316 func_cap->qp_quota = size & 0xFFFFFF;
318 MLX4_GET(size, outbox, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
319 func_cap->srq_quota = size & 0xFFFFFF;
321 MLX4_GET(size, outbox, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
322 func_cap->cq_quota = size & 0xFFFFFF;
324 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
325 func_cap->max_eq = size & 0xFFFFFF;
327 MLX4_GET(size, outbox, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
328 func_cap->reserved_eq = size & 0xFFFFFF;
330 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
331 func_cap->mpt_quota = size & 0xFFFFFF;
333 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
334 func_cap->mtt_quota = size & 0xFFFFFF;
336 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
337 func_cap->mcg_quota = size & 0xFFFFFF;
341 /* logical port query */
342 if (gen_or_port > dev->caps.num_ports) {
347 if (dev->caps.port_type[gen_or_port] == MLX4_PORT_TYPE_ETH) {
348 MLX4_GET(field, outbox, QUERY_FUNC_CAP_ETH_PROPS_OFFSET);
349 if (field & QUERY_FUNC_CAP_ETH_PROPS_FORCE_VLAN) {
350 mlx4_err(dev, "VLAN is enforced on this port\n");
351 err = -EPROTONOSUPPORT;
355 if (field & QUERY_FUNC_CAP_ETH_PROPS_FORCE_MAC) {
356 mlx4_err(dev, "Force mac is enabled on this port\n");
357 err = -EPROTONOSUPPORT;
360 } else if (dev->caps.port_type[gen_or_port] == MLX4_PORT_TYPE_IB) {
361 MLX4_GET(field, outbox, QUERY_FUNC_CAP_RDMA_PROPS_OFFSET);
362 if (field & QUERY_FUNC_CAP_RDMA_PROPS_FORCE_PHY_WQE_GID) {
363 mlx4_err(dev, "phy_wqe_gid is "
364 "enforced on this ib port\n");
365 err = -EPROTONOSUPPORT;
370 MLX4_GET(field, outbox, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
371 func_cap->physical_port = field;
372 if (func_cap->physical_port != gen_or_port) {
377 MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP0_TUNNEL);
378 func_cap->qp0_tunnel_qpn = size & 0xFFFFFF;
380 MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP0_PROXY);
381 func_cap->qp0_proxy_qpn = size & 0xFFFFFF;
383 MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP1_TUNNEL);
384 func_cap->qp1_tunnel_qpn = size & 0xFFFFFF;
386 MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP1_PROXY);
387 func_cap->qp1_proxy_qpn = size & 0xFFFFFF;
389 /* All other resources are allocated by the master, but we still report
390 * 'num' and 'reserved' capabilities as follows:
391 * - num remains the maximum resource index
392 * - 'num - reserved' is the total available objects of a resource, but
393 * resource indices may be less than 'reserved'
394 * TODO: set per-resource quotas */
397 mlx4_free_cmd_mailbox(dev, mailbox);
402 int mlx4_QUERY_DEV_CAP(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
404 struct mlx4_cmd_mailbox *mailbox;
407 u32 field32, flags, ext_flags;
413 #define QUERY_DEV_CAP_OUT_SIZE 0x100
414 #define QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET 0x10
415 #define QUERY_DEV_CAP_MAX_QP_SZ_OFFSET 0x11
416 #define QUERY_DEV_CAP_RSVD_QP_OFFSET 0x12
417 #define QUERY_DEV_CAP_MAX_QP_OFFSET 0x13
418 #define QUERY_DEV_CAP_RSVD_SRQ_OFFSET 0x14
419 #define QUERY_DEV_CAP_MAX_SRQ_OFFSET 0x15
420 #define QUERY_DEV_CAP_RSVD_EEC_OFFSET 0x16
421 #define QUERY_DEV_CAP_MAX_EEC_OFFSET 0x17
422 #define QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET 0x19
423 #define QUERY_DEV_CAP_RSVD_CQ_OFFSET 0x1a
424 #define QUERY_DEV_CAP_MAX_CQ_OFFSET 0x1b
425 #define QUERY_DEV_CAP_MAX_MPT_OFFSET 0x1d
426 #define QUERY_DEV_CAP_RSVD_EQ_OFFSET 0x1e
427 #define QUERY_DEV_CAP_MAX_EQ_OFFSET 0x1f
428 #define QUERY_DEV_CAP_RSVD_MTT_OFFSET 0x20
429 #define QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET 0x21
430 #define QUERY_DEV_CAP_RSVD_MRW_OFFSET 0x22
431 #define QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET 0x23
432 #define QUERY_DEV_CAP_MAX_AV_OFFSET 0x27
433 #define QUERY_DEV_CAP_MAX_REQ_QP_OFFSET 0x29
434 #define QUERY_DEV_CAP_MAX_RES_QP_OFFSET 0x2b
435 #define QUERY_DEV_CAP_MAX_GSO_OFFSET 0x2d
436 #define QUERY_DEV_CAP_RSS_OFFSET 0x2e
437 #define QUERY_DEV_CAP_MAX_RDMA_OFFSET 0x2f
438 #define QUERY_DEV_CAP_RSZ_SRQ_OFFSET 0x33
439 #define QUERY_DEV_CAP_ACK_DELAY_OFFSET 0x35
440 #define QUERY_DEV_CAP_MTU_WIDTH_OFFSET 0x36
441 #define QUERY_DEV_CAP_VL_PORT_OFFSET 0x37
442 #define QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET 0x38
443 #define QUERY_DEV_CAP_MAX_GID_OFFSET 0x3b
444 #define QUERY_DEV_CAP_RATE_SUPPORT_OFFSET 0x3c
445 #define QUERY_DEV_CAP_MAX_PKEY_OFFSET 0x3f
446 #define QUERY_DEV_CAP_EXT_FLAGS_OFFSET 0x40
447 #define QUERY_DEV_CAP_FLAGS_OFFSET 0x44
448 #define QUERY_DEV_CAP_RSVD_UAR_OFFSET 0x48
449 #define QUERY_DEV_CAP_UAR_SZ_OFFSET 0x49
450 #define QUERY_DEV_CAP_PAGE_SZ_OFFSET 0x4b
451 #define QUERY_DEV_CAP_BF_OFFSET 0x4c
452 #define QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET 0x4d
453 #define QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET 0x4e
454 #define QUERY_DEV_CAP_LOG_MAX_BF_PAGES_OFFSET 0x4f
455 #define QUERY_DEV_CAP_MAX_SG_SQ_OFFSET 0x51
456 #define QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET 0x52
457 #define QUERY_DEV_CAP_MAX_SG_RQ_OFFSET 0x55
458 #define QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET 0x56
459 #define QUERY_DEV_CAP_MAX_QP_MCG_OFFSET 0x61
460 #define QUERY_DEV_CAP_RSVD_MCG_OFFSET 0x62
461 #define QUERY_DEV_CAP_MAX_MCG_OFFSET 0x63
462 #define QUERY_DEV_CAP_RSVD_PD_OFFSET 0x64
463 #define QUERY_DEV_CAP_MAX_PD_OFFSET 0x65
464 #define QUERY_DEV_CAP_RSVD_XRC_OFFSET 0x66
465 #define QUERY_DEV_CAP_MAX_XRC_OFFSET 0x67
466 #define QUERY_DEV_CAP_MAX_COUNTERS_OFFSET 0x68
467 #define QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET 0x76
468 #define QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET 0x77
469 #define QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET 0x80
470 #define QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET 0x82
471 #define QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET 0x84
472 #define QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET 0x86
473 #define QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET 0x88
474 #define QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET 0x8a
475 #define QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET 0x8c
476 #define QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET 0x8e
477 #define QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET 0x90
478 #define QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET 0x92
479 #define QUERY_DEV_CAP_BMME_FLAGS_OFFSET 0x94
480 #define QUERY_DEV_CAP_RSVD_LKEY_OFFSET 0x98
481 #define QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET 0xa0
482 #define QUERY_DEV_CAP_FW_REASSIGN_MAC 0x9d
485 mailbox = mlx4_alloc_cmd_mailbox(dev);
487 return PTR_ERR(mailbox);
488 outbox = mailbox->buf;
490 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
491 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
495 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_QP_OFFSET);
496 dev_cap->reserved_qps = 1 << (field & 0xf);
497 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_OFFSET);
498 dev_cap->max_qps = 1 << (field & 0x1f);
499 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_SRQ_OFFSET);
500 dev_cap->reserved_srqs = 1 << (field >> 4);
501 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_OFFSET);
502 dev_cap->max_srqs = 1 << (field & 0x1f);
503 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET);
504 dev_cap->max_cq_sz = 1 << field;
505 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_CQ_OFFSET);
506 dev_cap->reserved_cqs = 1 << (field & 0xf);
507 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_OFFSET);
508 dev_cap->max_cqs = 1 << (field & 0x1f);
509 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MPT_OFFSET);
510 dev_cap->max_mpts = 1 << (field & 0x3f);
511 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_EQ_OFFSET);
512 dev_cap->reserved_eqs = field & 0xf;
513 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_EQ_OFFSET);
514 dev_cap->max_eqs = 1 << (field & 0xf);
515 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MTT_OFFSET);
516 dev_cap->reserved_mtts = 1 << (field >> 4);
517 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET);
518 dev_cap->max_mrw_sz = 1 << field;
519 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MRW_OFFSET);
520 dev_cap->reserved_mrws = 1 << (field & 0xf);
521 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET);
522 dev_cap->max_mtt_seg = 1 << (field & 0x3f);
523 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_REQ_QP_OFFSET);
524 dev_cap->max_requester_per_qp = 1 << (field & 0x3f);
525 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RES_QP_OFFSET);
526 dev_cap->max_responder_per_qp = 1 << (field & 0x3f);
527 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GSO_OFFSET);
530 dev_cap->max_gso_sz = 0;
532 dev_cap->max_gso_sz = 1 << field;
534 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSS_OFFSET);
536 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_XOR;
538 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_TOP;
541 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS;
542 dev_cap->max_rss_tbl_sz = 1 << field;
544 dev_cap->max_rss_tbl_sz = 0;
545 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RDMA_OFFSET);
546 dev_cap->max_rdma_global = 1 << (field & 0x3f);
547 MLX4_GET(field, outbox, QUERY_DEV_CAP_ACK_DELAY_OFFSET);
548 dev_cap->local_ca_ack_delay = field & 0x1f;
549 MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
550 dev_cap->num_ports = field & 0xf;
551 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET);
552 dev_cap->max_msg_sz = 1 << (field & 0x1f);
553 MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
555 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_FS_EN;
556 dev_cap->fs_log_max_ucast_qp_range_size = field & 0x1f;
557 MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET);
558 dev_cap->fs_max_num_qp_per_entry = field;
559 MLX4_GET(stat_rate, outbox, QUERY_DEV_CAP_RATE_SUPPORT_OFFSET);
560 dev_cap->stat_rate_support = stat_rate;
561 MLX4_GET(ext_flags, outbox, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
562 MLX4_GET(flags, outbox, QUERY_DEV_CAP_FLAGS_OFFSET);
563 dev_cap->flags = flags | (u64)ext_flags << 32;
564 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_UAR_OFFSET);
565 dev_cap->reserved_uars = field >> 4;
566 MLX4_GET(field, outbox, QUERY_DEV_CAP_UAR_SZ_OFFSET);
567 dev_cap->uar_size = 1 << ((field & 0x3f) + 20);
568 MLX4_GET(field, outbox, QUERY_DEV_CAP_PAGE_SZ_OFFSET);
569 dev_cap->min_page_sz = 1 << field;
571 MLX4_GET(field, outbox, QUERY_DEV_CAP_BF_OFFSET);
573 MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET);
574 dev_cap->bf_reg_size = 1 << (field & 0x1f);
575 MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET);
576 if ((1 << (field & 0x3f)) > (PAGE_SIZE / dev_cap->bf_reg_size))
578 dev_cap->bf_regs_per_page = 1 << (field & 0x3f);
579 mlx4_dbg(dev, "BlueFlame available (reg size %d, regs/page %d)\n",
580 dev_cap->bf_reg_size, dev_cap->bf_regs_per_page);
582 dev_cap->bf_reg_size = 0;
583 mlx4_dbg(dev, "BlueFlame not available\n");
586 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_SQ_OFFSET);
587 dev_cap->max_sq_sg = field;
588 MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET);
589 dev_cap->max_sq_desc_sz = size;
591 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_MCG_OFFSET);
592 dev_cap->max_qp_per_mcg = 1 << field;
593 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MCG_OFFSET);
594 dev_cap->reserved_mgms = field & 0xf;
595 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MCG_OFFSET);
596 dev_cap->max_mcgs = 1 << field;
597 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_PD_OFFSET);
598 dev_cap->reserved_pds = field >> 4;
599 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PD_OFFSET);
600 dev_cap->max_pds = 1 << (field & 0x3f);
601 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_XRC_OFFSET);
602 dev_cap->reserved_xrcds = field >> 4;
603 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_XRC_OFFSET);
604 dev_cap->max_xrcds = 1 << (field & 0x1f);
606 MLX4_GET(size, outbox, QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET);
607 dev_cap->rdmarc_entry_sz = size;
608 MLX4_GET(size, outbox, QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET);
609 dev_cap->qpc_entry_sz = size;
610 MLX4_GET(size, outbox, QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET);
611 dev_cap->aux_entry_sz = size;
612 MLX4_GET(size, outbox, QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET);
613 dev_cap->altc_entry_sz = size;
614 MLX4_GET(size, outbox, QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET);
615 dev_cap->eqc_entry_sz = size;
616 MLX4_GET(size, outbox, QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET);
617 dev_cap->cqc_entry_sz = size;
618 MLX4_GET(size, outbox, QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET);
619 dev_cap->srq_entry_sz = size;
620 MLX4_GET(size, outbox, QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET);
621 dev_cap->cmpt_entry_sz = size;
622 MLX4_GET(size, outbox, QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET);
623 dev_cap->mtt_entry_sz = size;
624 MLX4_GET(size, outbox, QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET);
625 dev_cap->dmpt_entry_sz = size;
627 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET);
628 dev_cap->max_srq_sz = 1 << field;
629 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_SZ_OFFSET);
630 dev_cap->max_qp_sz = 1 << field;
631 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSZ_SRQ_OFFSET);
632 dev_cap->resize_srq = field & 1;
633 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_RQ_OFFSET);
634 dev_cap->max_rq_sg = field;
635 MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET);
636 dev_cap->max_rq_desc_sz = size;
638 MLX4_GET(dev_cap->bmme_flags, outbox,
639 QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
640 MLX4_GET(dev_cap->reserved_lkey, outbox,
641 QUERY_DEV_CAP_RSVD_LKEY_OFFSET);
642 MLX4_GET(field, outbox, QUERY_DEV_CAP_FW_REASSIGN_MAC);
644 dev_cap->flags2 |= MLX4_DEV_CAP_FLAGS2_REASSIGN_MAC_EN;
645 MLX4_GET(dev_cap->max_icm_sz, outbox,
646 QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET);
647 if (dev_cap->flags & MLX4_DEV_CAP_FLAG_COUNTERS)
648 MLX4_GET(dev_cap->max_counters, outbox,
649 QUERY_DEV_CAP_MAX_COUNTERS_OFFSET);
651 if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
652 for (i = 1; i <= dev_cap->num_ports; ++i) {
653 MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
654 dev_cap->max_vl[i] = field >> 4;
655 MLX4_GET(field, outbox, QUERY_DEV_CAP_MTU_WIDTH_OFFSET);
656 dev_cap->ib_mtu[i] = field >> 4;
657 dev_cap->max_port_width[i] = field & 0xf;
658 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GID_OFFSET);
659 dev_cap->max_gids[i] = 1 << (field & 0xf);
660 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PKEY_OFFSET);
661 dev_cap->max_pkeys[i] = 1 << (field & 0xf);
664 #define QUERY_PORT_SUPPORTED_TYPE_OFFSET 0x00
665 #define QUERY_PORT_MTU_OFFSET 0x01
666 #define QUERY_PORT_ETH_MTU_OFFSET 0x02
667 #define QUERY_PORT_WIDTH_OFFSET 0x06
668 #define QUERY_PORT_MAX_GID_PKEY_OFFSET 0x07
669 #define QUERY_PORT_MAX_MACVLAN_OFFSET 0x0a
670 #define QUERY_PORT_MAX_VL_OFFSET 0x0b
671 #define QUERY_PORT_MAC_OFFSET 0x10
672 #define QUERY_PORT_TRANS_VENDOR_OFFSET 0x18
673 #define QUERY_PORT_WAVELENGTH_OFFSET 0x1c
674 #define QUERY_PORT_TRANS_CODE_OFFSET 0x20
676 for (i = 1; i <= dev_cap->num_ports; ++i) {
677 err = mlx4_cmd_box(dev, 0, mailbox->dma, i, 0, MLX4_CMD_QUERY_PORT,
678 MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
682 MLX4_GET(field, outbox, QUERY_PORT_SUPPORTED_TYPE_OFFSET);
683 dev_cap->supported_port_types[i] = field & 3;
684 dev_cap->suggested_type[i] = (field >> 3) & 1;
685 dev_cap->default_sense[i] = (field >> 4) & 1;
686 MLX4_GET(field, outbox, QUERY_PORT_MTU_OFFSET);
687 dev_cap->ib_mtu[i] = field & 0xf;
688 MLX4_GET(field, outbox, QUERY_PORT_WIDTH_OFFSET);
689 dev_cap->max_port_width[i] = field & 0xf;
690 MLX4_GET(field, outbox, QUERY_PORT_MAX_GID_PKEY_OFFSET);
691 dev_cap->max_gids[i] = 1 << (field >> 4);
692 dev_cap->max_pkeys[i] = 1 << (field & 0xf);
693 MLX4_GET(field, outbox, QUERY_PORT_MAX_VL_OFFSET);
694 dev_cap->max_vl[i] = field & 0xf;
695 MLX4_GET(field, outbox, QUERY_PORT_MAX_MACVLAN_OFFSET);
696 dev_cap->log_max_macs[i] = field & 0xf;
697 dev_cap->log_max_vlans[i] = field >> 4;
698 MLX4_GET(dev_cap->eth_mtu[i], outbox, QUERY_PORT_ETH_MTU_OFFSET);
699 MLX4_GET(dev_cap->def_mac[i], outbox, QUERY_PORT_MAC_OFFSET);
700 MLX4_GET(field32, outbox, QUERY_PORT_TRANS_VENDOR_OFFSET);
701 dev_cap->trans_type[i] = field32 >> 24;
702 dev_cap->vendor_oui[i] = field32 & 0xffffff;
703 MLX4_GET(dev_cap->wavelength[i], outbox, QUERY_PORT_WAVELENGTH_OFFSET);
704 MLX4_GET(dev_cap->trans_code[i], outbox, QUERY_PORT_TRANS_CODE_OFFSET);
708 mlx4_dbg(dev, "Base MM extensions: flags %08x, rsvd L_Key %08x\n",
709 dev_cap->bmme_flags, dev_cap->reserved_lkey);
712 * Each UAR has 4 EQ doorbells; so if a UAR is reserved, then
713 * we can't use any EQs whose doorbell falls on that page,
714 * even if the EQ itself isn't reserved.
716 dev_cap->reserved_eqs = max(dev_cap->reserved_uars * 4,
717 dev_cap->reserved_eqs);
719 mlx4_dbg(dev, "Max ICM size %lld MB\n",
720 (unsigned long long) dev_cap->max_icm_sz >> 20);
721 mlx4_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
722 dev_cap->max_qps, dev_cap->reserved_qps, dev_cap->qpc_entry_sz);
723 mlx4_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
724 dev_cap->max_srqs, dev_cap->reserved_srqs, dev_cap->srq_entry_sz);
725 mlx4_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
726 dev_cap->max_cqs, dev_cap->reserved_cqs, dev_cap->cqc_entry_sz);
727 mlx4_dbg(dev, "Max EQs: %d, reserved EQs: %d, entry size: %d\n",
728 dev_cap->max_eqs, dev_cap->reserved_eqs, dev_cap->eqc_entry_sz);
729 mlx4_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
730 dev_cap->reserved_mrws, dev_cap->reserved_mtts);
731 mlx4_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
732 dev_cap->max_pds, dev_cap->reserved_pds, dev_cap->reserved_uars);
733 mlx4_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
734 dev_cap->max_pds, dev_cap->reserved_mgms);
735 mlx4_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",
736 dev_cap->max_cq_sz, dev_cap->max_qp_sz, dev_cap->max_srq_sz);
737 mlx4_dbg(dev, "Local CA ACK delay: %d, max MTU: %d, port width cap: %d\n",
738 dev_cap->local_ca_ack_delay, 128 << dev_cap->ib_mtu[1],
739 dev_cap->max_port_width[1]);
740 mlx4_dbg(dev, "Max SQ desc size: %d, max SQ S/G: %d\n",
741 dev_cap->max_sq_desc_sz, dev_cap->max_sq_sg);
742 mlx4_dbg(dev, "Max RQ desc size: %d, max RQ S/G: %d\n",
743 dev_cap->max_rq_desc_sz, dev_cap->max_rq_sg);
744 mlx4_dbg(dev, "Max GSO size: %d\n", dev_cap->max_gso_sz);
745 mlx4_dbg(dev, "Max counters: %d\n", dev_cap->max_counters);
746 mlx4_dbg(dev, "Max RSS Table size: %d\n", dev_cap->max_rss_tbl_sz);
748 dump_dev_cap_flags(dev, dev_cap->flags);
749 dump_dev_cap_flags2(dev, dev_cap->flags2);
752 mlx4_free_cmd_mailbox(dev, mailbox);
756 int mlx4_QUERY_DEV_CAP_wrapper(struct mlx4_dev *dev, int slave,
757 struct mlx4_vhcr *vhcr,
758 struct mlx4_cmd_mailbox *inbox,
759 struct mlx4_cmd_mailbox *outbox,
760 struct mlx4_cmd_info *cmd)
766 err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
767 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
771 /* add port mng change event capability unconditionally to slaves */
772 MLX4_GET(flags, outbox->buf, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
773 flags |= MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV;
774 MLX4_PUT(outbox->buf, flags, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
776 /* For guests, report Blueflame disabled */
777 MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_BF_OFFSET);
779 MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_BF_OFFSET);
784 int mlx4_QUERY_PORT_wrapper(struct mlx4_dev *dev, int slave,
785 struct mlx4_vhcr *vhcr,
786 struct mlx4_cmd_mailbox *inbox,
787 struct mlx4_cmd_mailbox *outbox,
788 struct mlx4_cmd_info *cmd)
795 #define MLX4_VF_PORT_NO_LINK_SENSE_MASK 0xE0
796 #define QUERY_PORT_CUR_MAX_PKEY_OFFSET 0x0c
797 #define QUERY_PORT_CUR_MAX_GID_OFFSET 0x0e
799 err = mlx4_cmd_box(dev, 0, outbox->dma, vhcr->in_modifier, 0,
800 MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
803 if (!err && dev->caps.function != slave) {
804 /* set slave default_mac address */
805 MLX4_GET(def_mac, outbox->buf, QUERY_PORT_MAC_OFFSET);
806 def_mac += slave << 8;
807 MLX4_PUT(outbox->buf, def_mac, QUERY_PORT_MAC_OFFSET);
809 /* get port type - currently only eth is enabled */
810 MLX4_GET(port_type, outbox->buf,
811 QUERY_PORT_SUPPORTED_TYPE_OFFSET);
813 /* No link sensing allowed */
814 port_type &= MLX4_VF_PORT_NO_LINK_SENSE_MASK;
815 /* set port type to currently operating port type */
816 port_type |= (dev->caps.port_type[vhcr->in_modifier] & 0x3);
818 MLX4_PUT(outbox->buf, port_type,
819 QUERY_PORT_SUPPORTED_TYPE_OFFSET);
821 short_field = 1; /* slave max gids */
822 MLX4_PUT(outbox->buf, short_field,
823 QUERY_PORT_CUR_MAX_GID_OFFSET);
825 short_field = dev->caps.pkey_table_len[vhcr->in_modifier];
826 MLX4_PUT(outbox->buf, short_field,
827 QUERY_PORT_CUR_MAX_PKEY_OFFSET);
833 int mlx4_get_slave_pkey_gid_tbl_len(struct mlx4_dev *dev, u8 port,
834 int *gid_tbl_len, int *pkey_tbl_len)
836 struct mlx4_cmd_mailbox *mailbox;
841 mailbox = mlx4_alloc_cmd_mailbox(dev);
843 return PTR_ERR(mailbox);
845 err = mlx4_cmd_box(dev, 0, mailbox->dma, port, 0,
846 MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
851 outbox = mailbox->buf;
853 MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_GID_OFFSET);
854 *gid_tbl_len = field;
856 MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_PKEY_OFFSET);
857 *pkey_tbl_len = field;
860 mlx4_free_cmd_mailbox(dev, mailbox);
863 EXPORT_SYMBOL(mlx4_get_slave_pkey_gid_tbl_len);
865 int mlx4_map_cmd(struct mlx4_dev *dev, u16 op, struct mlx4_icm *icm, u64 virt)
867 struct mlx4_cmd_mailbox *mailbox;
868 struct mlx4_icm_iter iter;
876 mailbox = mlx4_alloc_cmd_mailbox(dev);
878 return PTR_ERR(mailbox);
879 memset(mailbox->buf, 0, MLX4_MAILBOX_SIZE);
880 pages = mailbox->buf;
882 for (mlx4_icm_first(icm, &iter);
883 !mlx4_icm_last(&iter);
884 mlx4_icm_next(&iter)) {
886 * We have to pass pages that are aligned to their
887 * size, so find the least significant 1 in the
888 * address or size and use that as our log2 size.
890 lg = ffs(mlx4_icm_addr(&iter) | mlx4_icm_size(&iter)) - 1;
891 if (lg < MLX4_ICM_PAGE_SHIFT) {
892 mlx4_warn(dev, "Got FW area not aligned to %d (%llx/%lx).\n",
894 (unsigned long long) mlx4_icm_addr(&iter),
895 mlx4_icm_size(&iter));
900 for (i = 0; i < mlx4_icm_size(&iter) >> lg; ++i) {
902 pages[nent * 2] = cpu_to_be64(virt);
906 pages[nent * 2 + 1] =
907 cpu_to_be64((mlx4_icm_addr(&iter) + (i << lg)) |
908 (lg - MLX4_ICM_PAGE_SHIFT));
909 ts += 1 << (lg - 10);
912 if (++nent == MLX4_MAILBOX_SIZE / 16) {
913 err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
914 MLX4_CMD_TIME_CLASS_B,
924 err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
925 MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
930 case MLX4_CMD_MAP_FA:
931 mlx4_dbg(dev, "Mapped %d chunks/%d KB for FW.\n", tc, ts);
933 case MLX4_CMD_MAP_ICM_AUX:
934 mlx4_dbg(dev, "Mapped %d chunks/%d KB for ICM aux.\n", tc, ts);
936 case MLX4_CMD_MAP_ICM:
937 mlx4_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM.\n",
938 tc, ts, (unsigned long long) virt - (ts << 10));
943 mlx4_free_cmd_mailbox(dev, mailbox);
947 int mlx4_MAP_FA(struct mlx4_dev *dev, struct mlx4_icm *icm)
949 return mlx4_map_cmd(dev, MLX4_CMD_MAP_FA, icm, -1);
952 int mlx4_UNMAP_FA(struct mlx4_dev *dev)
954 return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_UNMAP_FA,
955 MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
959 int mlx4_RUN_FW(struct mlx4_dev *dev)
961 return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_RUN_FW,
962 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
965 int mlx4_QUERY_FW(struct mlx4_dev *dev)
967 struct mlx4_fw *fw = &mlx4_priv(dev)->fw;
968 struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
969 struct mlx4_cmd_mailbox *mailbox;
976 #define QUERY_FW_OUT_SIZE 0x100
977 #define QUERY_FW_VER_OFFSET 0x00
978 #define QUERY_FW_PPF_ID 0x09
979 #define QUERY_FW_CMD_IF_REV_OFFSET 0x0a
980 #define QUERY_FW_MAX_CMD_OFFSET 0x0f
981 #define QUERY_FW_ERR_START_OFFSET 0x30
982 #define QUERY_FW_ERR_SIZE_OFFSET 0x38
983 #define QUERY_FW_ERR_BAR_OFFSET 0x3c
985 #define QUERY_FW_SIZE_OFFSET 0x00
986 #define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
987 #define QUERY_FW_CLR_INT_BAR_OFFSET 0x28
989 #define QUERY_FW_COMM_BASE_OFFSET 0x40
990 #define QUERY_FW_COMM_BAR_OFFSET 0x48
992 mailbox = mlx4_alloc_cmd_mailbox(dev);
994 return PTR_ERR(mailbox);
995 outbox = mailbox->buf;
997 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
998 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
1002 MLX4_GET(fw_ver, outbox, QUERY_FW_VER_OFFSET);
1004 * FW subminor version is at more significant bits than minor
1005 * version, so swap here.
1007 dev->caps.fw_ver = (fw_ver & 0xffff00000000ull) |
1008 ((fw_ver & 0xffff0000ull) >> 16) |
1009 ((fw_ver & 0x0000ffffull) << 16);
1011 MLX4_GET(lg, outbox, QUERY_FW_PPF_ID);
1012 dev->caps.function = lg;
1014 if (mlx4_is_slave(dev))
1018 MLX4_GET(cmd_if_rev, outbox, QUERY_FW_CMD_IF_REV_OFFSET);
1019 if (cmd_if_rev < MLX4_COMMAND_INTERFACE_MIN_REV ||
1020 cmd_if_rev > MLX4_COMMAND_INTERFACE_MAX_REV) {
1021 mlx4_err(dev, "Installed FW has unsupported "
1022 "command interface revision %d.\n",
1024 mlx4_err(dev, "(Installed FW version is %d.%d.%03d)\n",
1025 (int) (dev->caps.fw_ver >> 32),
1026 (int) (dev->caps.fw_ver >> 16) & 0xffff,
1027 (int) dev->caps.fw_ver & 0xffff);
1028 mlx4_err(dev, "This driver version supports only revisions %d to %d.\n",
1029 MLX4_COMMAND_INTERFACE_MIN_REV, MLX4_COMMAND_INTERFACE_MAX_REV);
1034 if (cmd_if_rev < MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS)
1035 dev->flags |= MLX4_FLAG_OLD_PORT_CMDS;
1037 MLX4_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
1038 cmd->max_cmds = 1 << lg;
1040 mlx4_dbg(dev, "FW version %d.%d.%03d (cmd intf rev %d), max commands %d\n",
1041 (int) (dev->caps.fw_ver >> 32),
1042 (int) (dev->caps.fw_ver >> 16) & 0xffff,
1043 (int) dev->caps.fw_ver & 0xffff,
1044 cmd_if_rev, cmd->max_cmds);
1046 MLX4_GET(fw->catas_offset, outbox, QUERY_FW_ERR_START_OFFSET);
1047 MLX4_GET(fw->catas_size, outbox, QUERY_FW_ERR_SIZE_OFFSET);
1048 MLX4_GET(fw->catas_bar, outbox, QUERY_FW_ERR_BAR_OFFSET);
1049 fw->catas_bar = (fw->catas_bar >> 6) * 2;
1051 mlx4_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x, BAR %d\n",
1052 (unsigned long long) fw->catas_offset, fw->catas_size, fw->catas_bar);
1054 MLX4_GET(fw->fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
1055 MLX4_GET(fw->clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
1056 MLX4_GET(fw->clr_int_bar, outbox, QUERY_FW_CLR_INT_BAR_OFFSET);
1057 fw->clr_int_bar = (fw->clr_int_bar >> 6) * 2;
1059 MLX4_GET(fw->comm_base, outbox, QUERY_FW_COMM_BASE_OFFSET);
1060 MLX4_GET(fw->comm_bar, outbox, QUERY_FW_COMM_BAR_OFFSET);
1061 fw->comm_bar = (fw->comm_bar >> 6) * 2;
1062 mlx4_dbg(dev, "Communication vector bar:%d offset:0x%llx\n",
1063 fw->comm_bar, fw->comm_base);
1064 mlx4_dbg(dev, "FW size %d KB\n", fw->fw_pages >> 2);
1067 * Round up number of system pages needed in case
1068 * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
1071 ALIGN(fw->fw_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
1072 (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
1074 mlx4_dbg(dev, "Clear int @ %llx, BAR %d\n",
1075 (unsigned long long) fw->clr_int_base, fw->clr_int_bar);
1078 mlx4_free_cmd_mailbox(dev, mailbox);
1082 int mlx4_QUERY_FW_wrapper(struct mlx4_dev *dev, int slave,
1083 struct mlx4_vhcr *vhcr,
1084 struct mlx4_cmd_mailbox *inbox,
1085 struct mlx4_cmd_mailbox *outbox,
1086 struct mlx4_cmd_info *cmd)
1091 outbuf = outbox->buf;
1092 err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
1093 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
1097 /* for slaves, set pci PPF ID to invalid and zero out everything
1098 * else except FW version */
1099 outbuf[0] = outbuf[1] = 0;
1100 memset(&outbuf[8], 0, QUERY_FW_OUT_SIZE - 8);
1101 outbuf[QUERY_FW_PPF_ID] = MLX4_INVALID_SLAVE_ID;
1106 static void get_board_id(void *vsd, char *board_id)
1110 #define VSD_OFFSET_SIG1 0x00
1111 #define VSD_OFFSET_SIG2 0xde
1112 #define VSD_OFFSET_MLX_BOARD_ID 0xd0
1113 #define VSD_OFFSET_TS_BOARD_ID 0x20
1115 #define VSD_SIGNATURE_TOPSPIN 0x5ad
1117 memset(board_id, 0, MLX4_BOARD_ID_LEN);
1119 if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
1120 be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
1121 strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MLX4_BOARD_ID_LEN);
1124 * The board ID is a string but the firmware byte
1125 * swaps each 4-byte word before passing it back to
1126 * us. Therefore we need to swab it before printing.
1128 for (i = 0; i < 4; ++i)
1129 ((u32 *) board_id)[i] =
1130 swab32(*(u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4));
1134 int mlx4_QUERY_ADAPTER(struct mlx4_dev *dev, struct mlx4_adapter *adapter)
1136 struct mlx4_cmd_mailbox *mailbox;
1140 #define QUERY_ADAPTER_OUT_SIZE 0x100
1141 #define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
1142 #define QUERY_ADAPTER_VSD_OFFSET 0x20
1144 mailbox = mlx4_alloc_cmd_mailbox(dev);
1145 if (IS_ERR(mailbox))
1146 return PTR_ERR(mailbox);
1147 outbox = mailbox->buf;
1149 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_ADAPTER,
1150 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
1154 MLX4_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
1156 get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
1160 mlx4_free_cmd_mailbox(dev, mailbox);
1164 int mlx4_INIT_HCA(struct mlx4_dev *dev, struct mlx4_init_hca_param *param)
1166 struct mlx4_cmd_mailbox *mailbox;
1170 #define INIT_HCA_IN_SIZE 0x200
1171 #define INIT_HCA_VERSION_OFFSET 0x000
1172 #define INIT_HCA_VERSION 2
1173 #define INIT_HCA_CACHELINE_SZ_OFFSET 0x0e
1174 #define INIT_HCA_FLAGS_OFFSET 0x014
1175 #define INIT_HCA_QPC_OFFSET 0x020
1176 #define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
1177 #define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
1178 #define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
1179 #define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
1180 #define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
1181 #define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
1182 #define INIT_HCA_EQE_CQE_OFFSETS (INIT_HCA_QPC_OFFSET + 0x38)
1183 #define INIT_HCA_ALTC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
1184 #define INIT_HCA_AUXC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
1185 #define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
1186 #define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
1187 #define INIT_HCA_RDMARC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
1188 #define INIT_HCA_LOG_RD_OFFSET (INIT_HCA_QPC_OFFSET + 0x77)
1189 #define INIT_HCA_MCAST_OFFSET 0x0c0
1190 #define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
1191 #define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
1192 #define INIT_HCA_LOG_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
1193 #define INIT_HCA_UC_STEERING_OFFSET (INIT_HCA_MCAST_OFFSET + 0x18)
1194 #define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
1195 #define INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN 0x6
1196 #define INIT_HCA_FS_PARAM_OFFSET 0x1d0
1197 #define INIT_HCA_FS_BASE_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x00)
1198 #define INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x12)
1199 #define INIT_HCA_FS_LOG_TABLE_SZ_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x1b)
1200 #define INIT_HCA_FS_ETH_BITS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x21)
1201 #define INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x22)
1202 #define INIT_HCA_FS_IB_BITS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x25)
1203 #define INIT_HCA_FS_IB_NUM_ADDRS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x26)
1204 #define INIT_HCA_TPT_OFFSET 0x0f0
1205 #define INIT_HCA_DMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
1206 #define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
1207 #define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
1208 #define INIT_HCA_CMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x18)
1209 #define INIT_HCA_UAR_OFFSET 0x120
1210 #define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
1211 #define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
1213 mailbox = mlx4_alloc_cmd_mailbox(dev);
1214 if (IS_ERR(mailbox))
1215 return PTR_ERR(mailbox);
1216 inbox = mailbox->buf;
1218 memset(inbox, 0, INIT_HCA_IN_SIZE);
1220 *((u8 *) mailbox->buf + INIT_HCA_VERSION_OFFSET) = INIT_HCA_VERSION;
1222 *((u8 *) mailbox->buf + INIT_HCA_CACHELINE_SZ_OFFSET) =
1223 (ilog2(cache_line_size()) - 4) << 5;
1225 #if defined(__LITTLE_ENDIAN)
1226 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
1227 #elif defined(__BIG_ENDIAN)
1228 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1);
1230 #error Host endianness not defined
1232 /* Check port for UD address vector: */
1233 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1);
1235 /* Enable IPoIB checksumming if we can: */
1236 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_IPOIB_CSUM)
1237 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 3);
1239 /* Enable QoS support if module parameter set */
1241 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 2);
1243 /* enable counters */
1244 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS)
1245 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 4);
1247 /* CX3 is capable of extending CQEs/EQEs from 32 to 64 bytes */
1248 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_64B_EQE) {
1249 *(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 29);
1250 dev->caps.eqe_size = 64;
1251 dev->caps.eqe_factor = 1;
1253 dev->caps.eqe_size = 32;
1254 dev->caps.eqe_factor = 0;
1257 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_64B_CQE) {
1258 *(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 30);
1259 dev->caps.cqe_size = 64;
1260 dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_64B_CQE;
1262 dev->caps.cqe_size = 32;
1265 /* QPC/EEC/CQC/EQC/RDMARC attributes */
1267 MLX4_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
1268 MLX4_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
1269 MLX4_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
1270 MLX4_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
1271 MLX4_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
1272 MLX4_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
1273 MLX4_PUT(inbox, param->altc_base, INIT_HCA_ALTC_BASE_OFFSET);
1274 MLX4_PUT(inbox, param->auxc_base, INIT_HCA_AUXC_BASE_OFFSET);
1275 MLX4_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
1276 MLX4_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
1277 MLX4_PUT(inbox, param->rdmarc_base, INIT_HCA_RDMARC_BASE_OFFSET);
1278 MLX4_PUT(inbox, param->log_rd_per_qp, INIT_HCA_LOG_RD_OFFSET);
1280 /* steering attributes */
1281 if (dev->caps.steering_mode ==
1282 MLX4_STEERING_MODE_DEVICE_MANAGED) {
1283 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |=
1285 INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN);
1287 MLX4_PUT(inbox, param->mc_base, INIT_HCA_FS_BASE_OFFSET);
1288 MLX4_PUT(inbox, param->log_mc_entry_sz,
1289 INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
1290 MLX4_PUT(inbox, param->log_mc_table_sz,
1291 INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
1292 /* Enable Ethernet flow steering
1293 * with udp unicast and tcp unicast
1295 MLX4_PUT(inbox, (u8) (MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN),
1296 INIT_HCA_FS_ETH_BITS_OFFSET);
1297 MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
1298 INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET);
1299 /* Enable IPoIB flow steering
1300 * with udp unicast and tcp unicast
1302 MLX4_PUT(inbox, (u8) (MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN),
1303 INIT_HCA_FS_IB_BITS_OFFSET);
1304 MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
1305 INIT_HCA_FS_IB_NUM_ADDRS_OFFSET);
1307 MLX4_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
1308 MLX4_PUT(inbox, param->log_mc_entry_sz,
1309 INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
1310 MLX4_PUT(inbox, param->log_mc_hash_sz,
1311 INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
1312 MLX4_PUT(inbox, param->log_mc_table_sz,
1313 INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
1314 if (dev->caps.steering_mode == MLX4_STEERING_MODE_B0)
1315 MLX4_PUT(inbox, (u8) (1 << 3),
1316 INIT_HCA_UC_STEERING_OFFSET);
1319 /* TPT attributes */
1321 MLX4_PUT(inbox, param->dmpt_base, INIT_HCA_DMPT_BASE_OFFSET);
1322 MLX4_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
1323 MLX4_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
1324 MLX4_PUT(inbox, param->cmpt_base, INIT_HCA_CMPT_BASE_OFFSET);
1326 /* UAR attributes */
1328 MLX4_PUT(inbox, param->uar_page_sz, INIT_HCA_UAR_PAGE_SZ_OFFSET);
1329 MLX4_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
1331 err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_INIT_HCA, 10000,
1335 mlx4_err(dev, "INIT_HCA returns %d\n", err);
1337 mlx4_free_cmd_mailbox(dev, mailbox);
1341 int mlx4_QUERY_HCA(struct mlx4_dev *dev,
1342 struct mlx4_init_hca_param *param)
1344 struct mlx4_cmd_mailbox *mailbox;
1350 #define QUERY_HCA_GLOBAL_CAPS_OFFSET 0x04
1352 mailbox = mlx4_alloc_cmd_mailbox(dev);
1353 if (IS_ERR(mailbox))
1354 return PTR_ERR(mailbox);
1355 outbox = mailbox->buf;
1357 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
1359 MLX4_CMD_TIME_CLASS_B,
1360 !mlx4_is_slave(dev));
1364 MLX4_GET(param->global_caps, outbox, QUERY_HCA_GLOBAL_CAPS_OFFSET);
1366 /* QPC/EEC/CQC/EQC/RDMARC attributes */
1368 MLX4_GET(param->qpc_base, outbox, INIT_HCA_QPC_BASE_OFFSET);
1369 MLX4_GET(param->log_num_qps, outbox, INIT_HCA_LOG_QP_OFFSET);
1370 MLX4_GET(param->srqc_base, outbox, INIT_HCA_SRQC_BASE_OFFSET);
1371 MLX4_GET(param->log_num_srqs, outbox, INIT_HCA_LOG_SRQ_OFFSET);
1372 MLX4_GET(param->cqc_base, outbox, INIT_HCA_CQC_BASE_OFFSET);
1373 MLX4_GET(param->log_num_cqs, outbox, INIT_HCA_LOG_CQ_OFFSET);
1374 MLX4_GET(param->altc_base, outbox, INIT_HCA_ALTC_BASE_OFFSET);
1375 MLX4_GET(param->auxc_base, outbox, INIT_HCA_AUXC_BASE_OFFSET);
1376 MLX4_GET(param->eqc_base, outbox, INIT_HCA_EQC_BASE_OFFSET);
1377 MLX4_GET(param->log_num_eqs, outbox, INIT_HCA_LOG_EQ_OFFSET);
1378 MLX4_GET(param->rdmarc_base, outbox, INIT_HCA_RDMARC_BASE_OFFSET);
1379 MLX4_GET(param->log_rd_per_qp, outbox, INIT_HCA_LOG_RD_OFFSET);
1381 MLX4_GET(dword_field, outbox, INIT_HCA_FLAGS_OFFSET);
1382 if (dword_field & (1 << INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN)) {
1383 param->steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
1385 MLX4_GET(byte_field, outbox, INIT_HCA_UC_STEERING_OFFSET);
1386 if (byte_field & 0x8)
1387 param->steering_mode = MLX4_STEERING_MODE_B0;
1389 param->steering_mode = MLX4_STEERING_MODE_A0;
1391 /* steering attributes */
1392 if (param->steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
1393 MLX4_GET(param->mc_base, outbox, INIT_HCA_FS_BASE_OFFSET);
1394 MLX4_GET(param->log_mc_entry_sz, outbox,
1395 INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
1396 MLX4_GET(param->log_mc_table_sz, outbox,
1397 INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
1399 MLX4_GET(param->mc_base, outbox, INIT_HCA_MC_BASE_OFFSET);
1400 MLX4_GET(param->log_mc_entry_sz, outbox,
1401 INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
1402 MLX4_GET(param->log_mc_hash_sz, outbox,
1403 INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
1404 MLX4_GET(param->log_mc_table_sz, outbox,
1405 INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
1408 /* CX3 is capable of extending CQEs/EQEs from 32 to 64 bytes */
1409 MLX4_GET(byte_field, outbox, INIT_HCA_EQE_CQE_OFFSETS);
1410 if (byte_field & 0x20) /* 64-bytes eqe enabled */
1411 param->dev_cap_enabled |= MLX4_DEV_CAP_64B_EQE_ENABLED;
1412 if (byte_field & 0x40) /* 64-bytes cqe enabled */
1413 param->dev_cap_enabled |= MLX4_DEV_CAP_64B_CQE_ENABLED;
1415 /* TPT attributes */
1417 MLX4_GET(param->dmpt_base, outbox, INIT_HCA_DMPT_BASE_OFFSET);
1418 MLX4_GET(param->log_mpt_sz, outbox, INIT_HCA_LOG_MPT_SZ_OFFSET);
1419 MLX4_GET(param->mtt_base, outbox, INIT_HCA_MTT_BASE_OFFSET);
1420 MLX4_GET(param->cmpt_base, outbox, INIT_HCA_CMPT_BASE_OFFSET);
1422 /* UAR attributes */
1424 MLX4_GET(param->uar_page_sz, outbox, INIT_HCA_UAR_PAGE_SZ_OFFSET);
1425 MLX4_GET(param->log_uar_sz, outbox, INIT_HCA_LOG_UAR_SZ_OFFSET);
1428 mlx4_free_cmd_mailbox(dev, mailbox);
1433 /* for IB-type ports only in SRIOV mode. Checks that both proxy QP0
1434 * and real QP0 are active, so that the paravirtualized QP0 is ready
1436 static int check_qp0_state(struct mlx4_dev *dev, int function, int port)
1438 struct mlx4_priv *priv = mlx4_priv(dev);
1439 /* irrelevant if not infiniband */
1440 if (priv->mfunc.master.qp0_state[port].proxy_qp0_active &&
1441 priv->mfunc.master.qp0_state[port].qp0_active)
1446 int mlx4_INIT_PORT_wrapper(struct mlx4_dev *dev, int slave,
1447 struct mlx4_vhcr *vhcr,
1448 struct mlx4_cmd_mailbox *inbox,
1449 struct mlx4_cmd_mailbox *outbox,
1450 struct mlx4_cmd_info *cmd)
1452 struct mlx4_priv *priv = mlx4_priv(dev);
1453 int port = vhcr->in_modifier;
1456 if (priv->mfunc.master.slave_state[slave].init_port_mask & (1 << port))
1459 if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB) {
1460 /* Enable port only if it was previously disabled */
1461 if (!priv->mfunc.master.init_port_ref[port]) {
1462 err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
1463 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
1467 priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
1469 if (slave == mlx4_master_func_num(dev)) {
1470 if (check_qp0_state(dev, slave, port) &&
1471 !priv->mfunc.master.qp0_state[port].port_active) {
1472 err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
1473 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
1476 priv->mfunc.master.qp0_state[port].port_active = 1;
1477 priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
1480 priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
1482 ++priv->mfunc.master.init_port_ref[port];
1486 int mlx4_INIT_PORT(struct mlx4_dev *dev, int port)
1488 struct mlx4_cmd_mailbox *mailbox;
1494 if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
1495 #define INIT_PORT_IN_SIZE 256
1496 #define INIT_PORT_FLAGS_OFFSET 0x00
1497 #define INIT_PORT_FLAG_SIG (1 << 18)
1498 #define INIT_PORT_FLAG_NG (1 << 17)
1499 #define INIT_PORT_FLAG_G0 (1 << 16)
1500 #define INIT_PORT_VL_SHIFT 4
1501 #define INIT_PORT_PORT_WIDTH_SHIFT 8
1502 #define INIT_PORT_MTU_OFFSET 0x04
1503 #define INIT_PORT_MAX_GID_OFFSET 0x06
1504 #define INIT_PORT_MAX_PKEY_OFFSET 0x0a
1505 #define INIT_PORT_GUID0_OFFSET 0x10
1506 #define INIT_PORT_NODE_GUID_OFFSET 0x18
1507 #define INIT_PORT_SI_GUID_OFFSET 0x20
1509 mailbox = mlx4_alloc_cmd_mailbox(dev);
1510 if (IS_ERR(mailbox))
1511 return PTR_ERR(mailbox);
1512 inbox = mailbox->buf;
1514 memset(inbox, 0, INIT_PORT_IN_SIZE);
1517 flags |= (dev->caps.vl_cap[port] & 0xf) << INIT_PORT_VL_SHIFT;
1518 flags |= (dev->caps.port_width_cap[port] & 0xf) << INIT_PORT_PORT_WIDTH_SHIFT;
1519 MLX4_PUT(inbox, flags, INIT_PORT_FLAGS_OFFSET);
1521 field = 128 << dev->caps.ib_mtu_cap[port];
1522 MLX4_PUT(inbox, field, INIT_PORT_MTU_OFFSET);
1523 field = dev->caps.gid_table_len[port];
1524 MLX4_PUT(inbox, field, INIT_PORT_MAX_GID_OFFSET);
1525 field = dev->caps.pkey_table_len[port];
1526 MLX4_PUT(inbox, field, INIT_PORT_MAX_PKEY_OFFSET);
1528 err = mlx4_cmd(dev, mailbox->dma, port, 0, MLX4_CMD_INIT_PORT,
1529 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
1531 mlx4_free_cmd_mailbox(dev, mailbox);
1533 err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
1534 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
1538 EXPORT_SYMBOL_GPL(mlx4_INIT_PORT);
1540 int mlx4_CLOSE_PORT_wrapper(struct mlx4_dev *dev, int slave,
1541 struct mlx4_vhcr *vhcr,
1542 struct mlx4_cmd_mailbox *inbox,
1543 struct mlx4_cmd_mailbox *outbox,
1544 struct mlx4_cmd_info *cmd)
1546 struct mlx4_priv *priv = mlx4_priv(dev);
1547 int port = vhcr->in_modifier;
1550 if (!(priv->mfunc.master.slave_state[slave].init_port_mask &
1554 if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB) {
1555 if (priv->mfunc.master.init_port_ref[port] == 1) {
1556 err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
1557 1000, MLX4_CMD_NATIVE);
1561 priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
1563 /* infiniband port */
1564 if (slave == mlx4_master_func_num(dev)) {
1565 if (!priv->mfunc.master.qp0_state[port].qp0_active &&
1566 priv->mfunc.master.qp0_state[port].port_active) {
1567 err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
1568 1000, MLX4_CMD_NATIVE);
1571 priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
1572 priv->mfunc.master.qp0_state[port].port_active = 0;
1575 priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
1577 --priv->mfunc.master.init_port_ref[port];
1581 int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port)
1583 return mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT, 1000,
1586 EXPORT_SYMBOL_GPL(mlx4_CLOSE_PORT);
1588 int mlx4_CLOSE_HCA(struct mlx4_dev *dev, int panic)
1590 return mlx4_cmd(dev, 0, 0, panic, MLX4_CMD_CLOSE_HCA, 1000,
1594 int mlx4_SET_ICM_SIZE(struct mlx4_dev *dev, u64 icm_size, u64 *aux_pages)
1596 int ret = mlx4_cmd_imm(dev, icm_size, aux_pages, 0, 0,
1597 MLX4_CMD_SET_ICM_SIZE,
1598 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
1603 * Round up number of system pages needed in case
1604 * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
1606 *aux_pages = ALIGN(*aux_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
1607 (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
1612 int mlx4_NOP(struct mlx4_dev *dev)
1614 /* Input modifier of 0x1f means "finish as soon as possible." */
1615 return mlx4_cmd(dev, 0, 0x1f, 0, MLX4_CMD_NOP, 100, MLX4_CMD_NATIVE);
1618 #define MLX4_WOL_SETUP_MODE (5 << 28)
1619 int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port)
1621 u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
1623 return mlx4_cmd_imm(dev, 0, config, in_mod, 0x3,
1624 MLX4_CMD_MOD_STAT_CFG, MLX4_CMD_TIME_CLASS_A,
1627 EXPORT_SYMBOL_GPL(mlx4_wol_read);
1629 int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port)
1631 u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
1633 return mlx4_cmd(dev, config, in_mod, 0x1, MLX4_CMD_MOD_STAT_CFG,
1634 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
1636 EXPORT_SYMBOL_GPL(mlx4_wol_write);