xhci: cleanup finish_td function
[cascardo/linux.git] / drivers / usb / host / xhci-ring.c
1 /*
2  * xHCI host controller driver
3  *
4  * Copyright (C) 2008 Intel Corp.
5  *
6  * Author: Sarah Sharp
7  * Some code borrowed from the Linux EHCI driver.
8  *
9  * This program is free software; you can redistribute it and/or modify
10  * it under the terms of the GNU General Public License version 2 as
11  * published by the Free Software Foundation.
12  *
13  * This program is distributed in the hope that it will be useful, but
14  * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15  * or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
16  * for more details.
17  *
18  * You should have received a copy of the GNU General Public License
19  * along with this program; if not, write to the Free Software Foundation,
20  * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21  */
22
23 /*
24  * Ring initialization rules:
25  * 1. Each segment is initialized to zero, except for link TRBs.
26  * 2. Ring cycle state = 0.  This represents Producer Cycle State (PCS) or
27  *    Consumer Cycle State (CCS), depending on ring function.
28  * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29  *
30  * Ring behavior rules:
31  * 1. A ring is empty if enqueue == dequeue.  This means there will always be at
32  *    least one free TRB in the ring.  This is useful if you want to turn that
33  *    into a link TRB and expand the ring.
34  * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35  *    link TRB, then load the pointer with the address in the link TRB.  If the
36  *    link TRB had its toggle bit set, you may need to update the ring cycle
37  *    state (see cycle bit rules).  You may have to do this multiple times
38  *    until you reach a non-link TRB.
39  * 3. A ring is full if enqueue++ (for the definition of increment above)
40  *    equals the dequeue pointer.
41  *
42  * Cycle bit rules:
43  * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44  *    in a link TRB, it must toggle the ring cycle state.
45  * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46  *    in a link TRB, it must toggle the ring cycle state.
47  *
48  * Producer rules:
49  * 1. Check if ring is full before you enqueue.
50  * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51  *    Update enqueue pointer between each write (which may update the ring
52  *    cycle state).
53  * 3. Notify consumer.  If SW is producer, it rings the doorbell for command
54  *    and endpoint rings.  If HC is the producer for the event ring,
55  *    and it generates an interrupt according to interrupt modulation rules.
56  *
57  * Consumer rules:
58  * 1. Check if TRB belongs to you.  If the cycle bit == your ring cycle state,
59  *    the TRB is owned by the consumer.
60  * 2. Update dequeue pointer (which may update the ring cycle state) and
61  *    continue processing TRBs until you reach a TRB which is not owned by you.
62  * 3. Notify the producer.  SW is the consumer for the event ring, and it
63  *   updates event ring dequeue pointer.  HC is the consumer for the command and
64  *   endpoint rings; it generates events on the event ring for these.
65  */
66
67 #include <linux/scatterlist.h>
68 #include <linux/slab.h>
69 #include "xhci.h"
70 #include "xhci-trace.h"
71
72 /*
73  * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
74  * address of the TRB.
75  */
76 dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
77                 union xhci_trb *trb)
78 {
79         unsigned long segment_offset;
80
81         if (!seg || !trb || trb < seg->trbs)
82                 return 0;
83         /* offset in TRBs */
84         segment_offset = trb - seg->trbs;
85         if (segment_offset > TRBS_PER_SEGMENT)
86                 return 0;
87         return seg->dma + (segment_offset * sizeof(*trb));
88 }
89
90 /* Does this link TRB point to the first segment in a ring,
91  * or was the previous TRB the last TRB on the last segment in the ERST?
92  */
93 static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
94                 struct xhci_segment *seg, union xhci_trb *trb)
95 {
96         if (ring == xhci->event_ring)
97                 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
98                         (seg->next == xhci->event_ring->first_seg);
99         else
100                 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
101 }
102
103 /* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
104  * segment?  I.e. would the updated event TRB pointer step off the end of the
105  * event seg?
106  */
107 static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
108                 struct xhci_segment *seg, union xhci_trb *trb)
109 {
110         if (ring == xhci->event_ring)
111                 return trb == &seg->trbs[TRBS_PER_SEGMENT];
112         else
113                 return TRB_TYPE_LINK_LE32(trb->link.control);
114 }
115
116 static int enqueue_is_link_trb(struct xhci_ring *ring)
117 {
118         struct xhci_link_trb *link = &ring->enqueue->link;
119         return TRB_TYPE_LINK_LE32(link->control);
120 }
121
122 /* Updates trb to point to the next TRB in the ring, and updates seg if the next
123  * TRB is in a new segment.  This does not skip over link TRBs, and it does not
124  * effect the ring dequeue or enqueue pointers.
125  */
126 static void next_trb(struct xhci_hcd *xhci,
127                 struct xhci_ring *ring,
128                 struct xhci_segment **seg,
129                 union xhci_trb **trb)
130 {
131         if (last_trb(xhci, ring, *seg, *trb)) {
132                 *seg = (*seg)->next;
133                 *trb = ((*seg)->trbs);
134         } else {
135                 (*trb)++;
136         }
137 }
138
139 /*
140  * See Cycle bit rules. SW is the consumer for the event ring only.
141  * Don't make a ring full of link TRBs.  That would be dumb and this would loop.
142  */
143 static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
144 {
145         ring->deq_updates++;
146
147         /*
148          * If this is not event ring, and the dequeue pointer
149          * is not on a link TRB, there is one more usable TRB
150          */
151         if (ring->type != TYPE_EVENT &&
152                         !last_trb(xhci, ring, ring->deq_seg, ring->dequeue))
153                 ring->num_trbs_free++;
154
155         do {
156                 /*
157                  * Update the dequeue pointer further if that was a link TRB or
158                  * we're at the end of an event ring segment (which doesn't have
159                  * link TRBS)
160                  */
161                 if (last_trb(xhci, ring, ring->deq_seg, ring->dequeue)) {
162                         if (ring->type == TYPE_EVENT &&
163                                         last_trb_on_last_seg(xhci, ring,
164                                                 ring->deq_seg, ring->dequeue)) {
165                                 ring->cycle_state ^= 1;
166                         }
167                         ring->deq_seg = ring->deq_seg->next;
168                         ring->dequeue = ring->deq_seg->trbs;
169                 } else {
170                         ring->dequeue++;
171                 }
172         } while (last_trb(xhci, ring, ring->deq_seg, ring->dequeue));
173 }
174
175 /*
176  * See Cycle bit rules. SW is the consumer for the event ring only.
177  * Don't make a ring full of link TRBs.  That would be dumb and this would loop.
178  *
179  * If we've just enqueued a TRB that is in the middle of a TD (meaning the
180  * chain bit is set), then set the chain bit in all the following link TRBs.
181  * If we've enqueued the last TRB in a TD, make sure the following link TRBs
182  * have their chain bit cleared (so that each Link TRB is a separate TD).
183  *
184  * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
185  * set, but other sections talk about dealing with the chain bit set.  This was
186  * fixed in the 0.96 specification errata, but we have to assume that all 0.95
187  * xHCI hardware can't handle the chain bit being cleared on a link TRB.
188  *
189  * @more_trbs_coming:   Will you enqueue more TRBs before calling
190  *                      prepare_transfer()?
191  */
192 static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
193                         bool more_trbs_coming)
194 {
195         u32 chain;
196         union xhci_trb *next;
197
198         chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
199         /* If this is not event ring, there is one less usable TRB */
200         if (ring->type != TYPE_EVENT &&
201                         !last_trb(xhci, ring, ring->enq_seg, ring->enqueue))
202                 ring->num_trbs_free--;
203         next = ++(ring->enqueue);
204
205         ring->enq_updates++;
206         /* Update the dequeue pointer further if that was a link TRB or we're at
207          * the end of an event ring segment (which doesn't have link TRBS)
208          */
209         while (last_trb(xhci, ring, ring->enq_seg, next)) {
210                 if (ring->type != TYPE_EVENT) {
211                         /*
212                          * If the caller doesn't plan on enqueueing more
213                          * TDs before ringing the doorbell, then we
214                          * don't want to give the link TRB to the
215                          * hardware just yet.  We'll give the link TRB
216                          * back in prepare_ring() just before we enqueue
217                          * the TD at the top of the ring.
218                          */
219                         if (!chain && !more_trbs_coming)
220                                 break;
221
222                         /* If we're not dealing with 0.95 hardware or
223                          * isoc rings on AMD 0.96 host,
224                          * carry over the chain bit of the previous TRB
225                          * (which may mean the chain bit is cleared).
226                          */
227                         if (!(ring->type == TYPE_ISOC &&
228                                         (xhci->quirks & XHCI_AMD_0x96_HOST))
229                                                 && !xhci_link_trb_quirk(xhci)) {
230                                 next->link.control &=
231                                         cpu_to_le32(~TRB_CHAIN);
232                                 next->link.control |=
233                                         cpu_to_le32(chain);
234                         }
235                         /* Give this link TRB to the hardware */
236                         wmb();
237                         next->link.control ^= cpu_to_le32(TRB_CYCLE);
238
239                         /* Toggle the cycle bit after the last ring segment. */
240                         if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
241                                 ring->cycle_state = (ring->cycle_state ? 0 : 1);
242                         }
243                 }
244                 ring->enq_seg = ring->enq_seg->next;
245                 ring->enqueue = ring->enq_seg->trbs;
246                 next = ring->enqueue;
247         }
248 }
249
250 /*
251  * Check to see if there's room to enqueue num_trbs on the ring and make sure
252  * enqueue pointer will not advance into dequeue segment. See rules above.
253  */
254 static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
255                 unsigned int num_trbs)
256 {
257         int num_trbs_in_deq_seg;
258
259         if (ring->num_trbs_free < num_trbs)
260                 return 0;
261
262         if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
263                 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
264                 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
265                         return 0;
266         }
267
268         return 1;
269 }
270
271 /* Ring the host controller doorbell after placing a command on the ring */
272 void xhci_ring_cmd_db(struct xhci_hcd *xhci)
273 {
274         if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
275                 return;
276
277         xhci_dbg(xhci, "// Ding dong!\n");
278         writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]);
279         /* Flush PCI posted writes */
280         readl(&xhci->dba->doorbell[0]);
281 }
282
283 static int xhci_abort_cmd_ring(struct xhci_hcd *xhci)
284 {
285         u64 temp_64;
286         int ret;
287
288         xhci_dbg(xhci, "Abort command ring\n");
289
290         temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
291         xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
292         xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
293                         &xhci->op_regs->cmd_ring);
294
295         /* Section 4.6.1.2 of xHCI 1.0 spec says software should
296          * time the completion od all xHCI commands, including
297          * the Command Abort operation. If software doesn't see
298          * CRR negated in a timely manner (e.g. longer than 5
299          * seconds), then it should assume that the there are
300          * larger problems with the xHC and assert HCRST.
301          */
302         ret = xhci_handshake(xhci, &xhci->op_regs->cmd_ring,
303                         CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
304         if (ret < 0) {
305                 xhci_err(xhci, "Stopped the command ring failed, "
306                                 "maybe the host is dead\n");
307                 xhci->xhc_state |= XHCI_STATE_DYING;
308                 xhci_quiesce(xhci);
309                 xhci_halt(xhci);
310                 return -ESHUTDOWN;
311         }
312
313         return 0;
314 }
315
316 void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
317                 unsigned int slot_id,
318                 unsigned int ep_index,
319                 unsigned int stream_id)
320 {
321         __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
322         struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
323         unsigned int ep_state = ep->ep_state;
324
325         /* Don't ring the doorbell for this endpoint if there are pending
326          * cancellations because we don't want to interrupt processing.
327          * We don't want to restart any stream rings if there's a set dequeue
328          * pointer command pending because the device can choose to start any
329          * stream once the endpoint is on the HW schedule.
330          */
331         if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
332             (ep_state & EP_HALTED))
333                 return;
334         writel(DB_VALUE(ep_index, stream_id), db_addr);
335         /* The CPU has better things to do at this point than wait for a
336          * write-posting flush.  It'll get there soon enough.
337          */
338 }
339
340 /* Ring the doorbell for any rings with pending URBs */
341 static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
342                 unsigned int slot_id,
343                 unsigned int ep_index)
344 {
345         unsigned int stream_id;
346         struct xhci_virt_ep *ep;
347
348         ep = &xhci->devs[slot_id]->eps[ep_index];
349
350         /* A ring has pending URBs if its TD list is not empty */
351         if (!(ep->ep_state & EP_HAS_STREAMS)) {
352                 if (ep->ring && !(list_empty(&ep->ring->td_list)))
353                         xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
354                 return;
355         }
356
357         for (stream_id = 1; stream_id < ep->stream_info->num_streams;
358                         stream_id++) {
359                 struct xhci_stream_info *stream_info = ep->stream_info;
360                 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
361                         xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
362                                                 stream_id);
363         }
364 }
365
366 static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
367                 unsigned int slot_id, unsigned int ep_index,
368                 unsigned int stream_id)
369 {
370         struct xhci_virt_ep *ep;
371
372         ep = &xhci->devs[slot_id]->eps[ep_index];
373         /* Common case: no streams */
374         if (!(ep->ep_state & EP_HAS_STREAMS))
375                 return ep->ring;
376
377         if (stream_id == 0) {
378                 xhci_warn(xhci,
379                                 "WARN: Slot ID %u, ep index %u has streams, "
380                                 "but URB has no stream ID.\n",
381                                 slot_id, ep_index);
382                 return NULL;
383         }
384
385         if (stream_id < ep->stream_info->num_streams)
386                 return ep->stream_info->stream_rings[stream_id];
387
388         xhci_warn(xhci,
389                         "WARN: Slot ID %u, ep index %u has "
390                         "stream IDs 1 to %u allocated, "
391                         "but stream ID %u is requested.\n",
392                         slot_id, ep_index,
393                         ep->stream_info->num_streams - 1,
394                         stream_id);
395         return NULL;
396 }
397
398 /* Get the right ring for the given URB.
399  * If the endpoint supports streams, boundary check the URB's stream ID.
400  * If the endpoint doesn't support streams, return the singular endpoint ring.
401  */
402 static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
403                 struct urb *urb)
404 {
405         return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
406                 xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
407 }
408
409 /*
410  * Move the xHC's endpoint ring dequeue pointer past cur_td.
411  * Record the new state of the xHC's endpoint ring dequeue segment,
412  * dequeue pointer, and new consumer cycle state in state.
413  * Update our internal representation of the ring's dequeue pointer.
414  *
415  * We do this in three jumps:
416  *  - First we update our new ring state to be the same as when the xHC stopped.
417  *  - Then we traverse the ring to find the segment that contains
418  *    the last TRB in the TD.  We toggle the xHC's new cycle state when we pass
419  *    any link TRBs with the toggle cycle bit set.
420  *  - Finally we move the dequeue state one TRB further, toggling the cycle bit
421  *    if we've moved it past a link TRB with the toggle cycle bit set.
422  *
423  * Some of the uses of xhci_generic_trb are grotty, but if they're done
424  * with correct __le32 accesses they should work fine.  Only users of this are
425  * in here.
426  */
427 void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
428                 unsigned int slot_id, unsigned int ep_index,
429                 unsigned int stream_id, struct xhci_td *cur_td,
430                 struct xhci_dequeue_state *state)
431 {
432         struct xhci_virt_device *dev = xhci->devs[slot_id];
433         struct xhci_virt_ep *ep = &dev->eps[ep_index];
434         struct xhci_ring *ep_ring;
435         struct xhci_segment *new_seg;
436         union xhci_trb *new_deq;
437         dma_addr_t addr;
438         u64 hw_dequeue;
439         bool cycle_found = false;
440         bool td_last_trb_found = false;
441
442         ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
443                         ep_index, stream_id);
444         if (!ep_ring) {
445                 xhci_warn(xhci, "WARN can't find new dequeue state "
446                                 "for invalid stream ID %u.\n",
447                                 stream_id);
448                 return;
449         }
450
451         /* Dig out the cycle state saved by the xHC during the stop ep cmd */
452         xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
453                         "Finding endpoint context");
454         /* 4.6.9 the css flag is written to the stream context for streams */
455         if (ep->ep_state & EP_HAS_STREAMS) {
456                 struct xhci_stream_ctx *ctx =
457                         &ep->stream_info->stream_ctx_array[stream_id];
458                 hw_dequeue = le64_to_cpu(ctx->stream_ring);
459         } else {
460                 struct xhci_ep_ctx *ep_ctx
461                         = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
462                 hw_dequeue = le64_to_cpu(ep_ctx->deq);
463         }
464
465         new_seg = ep_ring->deq_seg;
466         new_deq = ep_ring->dequeue;
467         state->new_cycle_state = hw_dequeue & 0x1;
468
469         /*
470          * We want to find the pointer, segment and cycle state of the new trb
471          * (the one after current TD's last_trb). We know the cycle state at
472          * hw_dequeue, so walk the ring until both hw_dequeue and last_trb are
473          * found.
474          */
475         do {
476                 if (!cycle_found && xhci_trb_virt_to_dma(new_seg, new_deq)
477                     == (dma_addr_t)(hw_dequeue & ~0xf)) {
478                         cycle_found = true;
479                         if (td_last_trb_found)
480                                 break;
481                 }
482                 if (new_deq == cur_td->last_trb)
483                         td_last_trb_found = true;
484
485                 if (cycle_found &&
486                     TRB_TYPE_LINK_LE32(new_deq->generic.field[3]) &&
487                     new_deq->generic.field[3] & cpu_to_le32(LINK_TOGGLE))
488                         state->new_cycle_state ^= 0x1;
489
490                 next_trb(xhci, ep_ring, &new_seg, &new_deq);
491
492                 /* Search wrapped around, bail out */
493                 if (new_deq == ep->ring->dequeue) {
494                         xhci_err(xhci, "Error: Failed finding new dequeue state\n");
495                         state->new_deq_seg = NULL;
496                         state->new_deq_ptr = NULL;
497                         return;
498                 }
499
500         } while (!cycle_found || !td_last_trb_found);
501
502         state->new_deq_seg = new_seg;
503         state->new_deq_ptr = new_deq;
504
505         /* Don't update the ring cycle state for the producer (us). */
506         xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
507                         "Cycle state = 0x%x", state->new_cycle_state);
508
509         xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
510                         "New dequeue segment = %p (virtual)",
511                         state->new_deq_seg);
512         addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
513         xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
514                         "New dequeue pointer = 0x%llx (DMA)",
515                         (unsigned long long) addr);
516 }
517
518 /* flip_cycle means flip the cycle bit of all but the first and last TRB.
519  * (The last TRB actually points to the ring enqueue pointer, which is not part
520  * of this TD.)  This is used to remove partially enqueued isoc TDs from a ring.
521  */
522 static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
523                 struct xhci_td *cur_td, bool flip_cycle)
524 {
525         struct xhci_segment *cur_seg;
526         union xhci_trb *cur_trb;
527
528         for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
529                         true;
530                         next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
531                 if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
532                         /* Unchain any chained Link TRBs, but
533                          * leave the pointers intact.
534                          */
535                         cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
536                         /* Flip the cycle bit (link TRBs can't be the first
537                          * or last TRB).
538                          */
539                         if (flip_cycle)
540                                 cur_trb->generic.field[3] ^=
541                                         cpu_to_le32(TRB_CYCLE);
542                         xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
543                                         "Cancel (unchain) link TRB");
544                         xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
545                                         "Address = %p (0x%llx dma); "
546                                         "in seg %p (0x%llx dma)",
547                                         cur_trb,
548                                         (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
549                                         cur_seg,
550                                         (unsigned long long)cur_seg->dma);
551                 } else {
552                         cur_trb->generic.field[0] = 0;
553                         cur_trb->generic.field[1] = 0;
554                         cur_trb->generic.field[2] = 0;
555                         /* Preserve only the cycle bit of this TRB */
556                         cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
557                         /* Flip the cycle bit except on the first or last TRB */
558                         if (flip_cycle && cur_trb != cur_td->first_trb &&
559                                         cur_trb != cur_td->last_trb)
560                                 cur_trb->generic.field[3] ^=
561                                         cpu_to_le32(TRB_CYCLE);
562                         cur_trb->generic.field[3] |= cpu_to_le32(
563                                 TRB_TYPE(TRB_TR_NOOP));
564                         xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
565                                         "TRB to noop at offset 0x%llx",
566                                         (unsigned long long)
567                                         xhci_trb_virt_to_dma(cur_seg, cur_trb));
568                 }
569                 if (cur_trb == cur_td->last_trb)
570                         break;
571         }
572 }
573
574 static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
575                 struct xhci_virt_ep *ep)
576 {
577         ep->ep_state &= ~EP_HALT_PENDING;
578         /* Can't del_timer_sync in interrupt, so we attempt to cancel.  If the
579          * timer is running on another CPU, we don't decrement stop_cmds_pending
580          * (since we didn't successfully stop the watchdog timer).
581          */
582         if (del_timer(&ep->stop_cmd_timer))
583                 ep->stop_cmds_pending--;
584 }
585
586 /* Must be called with xhci->lock held in interrupt context */
587 static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
588                 struct xhci_td *cur_td, int status)
589 {
590         struct usb_hcd *hcd;
591         struct urb      *urb;
592         struct urb_priv *urb_priv;
593
594         urb = cur_td->urb;
595         urb_priv = urb->hcpriv;
596         urb_priv->td_cnt++;
597         hcd = bus_to_hcd(urb->dev->bus);
598
599         /* Only giveback urb when this is the last td in urb */
600         if (urb_priv->td_cnt == urb_priv->length) {
601                 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
602                         xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
603                         if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
604                                 if (xhci->quirks & XHCI_AMD_PLL_FIX)
605                                         usb_amd_quirk_pll_enable();
606                         }
607                 }
608                 usb_hcd_unlink_urb_from_ep(hcd, urb);
609
610                 spin_unlock(&xhci->lock);
611                 usb_hcd_giveback_urb(hcd, urb, status);
612                 xhci_urb_free_priv(xhci, urb_priv);
613                 spin_lock(&xhci->lock);
614         }
615 }
616
617 /*
618  * When we get a command completion for a Stop Endpoint Command, we need to
619  * unlink any cancelled TDs from the ring.  There are two ways to do that:
620  *
621  *  1. If the HW was in the middle of processing the TD that needs to be
622  *     cancelled, then we must move the ring's dequeue pointer past the last TRB
623  *     in the TD with a Set Dequeue Pointer Command.
624  *  2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
625  *     bit cleared) so that the HW will skip over them.
626  */
627 static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
628                 union xhci_trb *trb, struct xhci_event_cmd *event)
629 {
630         unsigned int ep_index;
631         struct xhci_ring *ep_ring;
632         struct xhci_virt_ep *ep;
633         struct list_head *entry;
634         struct xhci_td *cur_td = NULL;
635         struct xhci_td *last_unlinked_td;
636
637         struct xhci_dequeue_state deq_state;
638
639         if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
640                 if (!xhci->devs[slot_id])
641                         xhci_warn(xhci, "Stop endpoint command "
642                                 "completion for disabled slot %u\n",
643                                 slot_id);
644                 return;
645         }
646
647         memset(&deq_state, 0, sizeof(deq_state));
648         ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
649         ep = &xhci->devs[slot_id]->eps[ep_index];
650
651         if (list_empty(&ep->cancelled_td_list)) {
652                 xhci_stop_watchdog_timer_in_irq(xhci, ep);
653                 ep->stopped_td = NULL;
654                 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
655                 return;
656         }
657
658         /* Fix up the ep ring first, so HW stops executing cancelled TDs.
659          * We have the xHCI lock, so nothing can modify this list until we drop
660          * it.  We're also in the event handler, so we can't get re-interrupted
661          * if another Stop Endpoint command completes
662          */
663         list_for_each(entry, &ep->cancelled_td_list) {
664                 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
665                 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
666                                 "Removing canceled TD starting at 0x%llx (dma).",
667                                 (unsigned long long)xhci_trb_virt_to_dma(
668                                         cur_td->start_seg, cur_td->first_trb));
669                 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
670                 if (!ep_ring) {
671                         /* This shouldn't happen unless a driver is mucking
672                          * with the stream ID after submission.  This will
673                          * leave the TD on the hardware ring, and the hardware
674                          * will try to execute it, and may access a buffer
675                          * that has already been freed.  In the best case, the
676                          * hardware will execute it, and the event handler will
677                          * ignore the completion event for that TD, since it was
678                          * removed from the td_list for that endpoint.  In
679                          * short, don't muck with the stream ID after
680                          * submission.
681                          */
682                         xhci_warn(xhci, "WARN Cancelled URB %p "
683                                         "has invalid stream ID %u.\n",
684                                         cur_td->urb,
685                                         cur_td->urb->stream_id);
686                         goto remove_finished_td;
687                 }
688                 /*
689                  * If we stopped on the TD we need to cancel, then we have to
690                  * move the xHC endpoint ring dequeue pointer past this TD.
691                  */
692                 if (cur_td == ep->stopped_td)
693                         xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
694                                         cur_td->urb->stream_id,
695                                         cur_td, &deq_state);
696                 else
697                         td_to_noop(xhci, ep_ring, cur_td, false);
698 remove_finished_td:
699                 /*
700                  * The event handler won't see a completion for this TD anymore,
701                  * so remove it from the endpoint ring's TD list.  Keep it in
702                  * the cancelled TD list for URB completion later.
703                  */
704                 list_del_init(&cur_td->td_list);
705         }
706         last_unlinked_td = cur_td;
707         xhci_stop_watchdog_timer_in_irq(xhci, ep);
708
709         /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
710         if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
711                 xhci_queue_new_dequeue_state(xhci, slot_id, ep_index,
712                                 ep->stopped_td->urb->stream_id, &deq_state);
713                 xhci_ring_cmd_db(xhci);
714         } else {
715                 /* Otherwise ring the doorbell(s) to restart queued transfers */
716                 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
717         }
718
719         /* Clear stopped_td if endpoint is not halted */
720         if (!(ep->ep_state & EP_HALTED))
721                 ep->stopped_td = NULL;
722
723         /*
724          * Drop the lock and complete the URBs in the cancelled TD list.
725          * New TDs to be cancelled might be added to the end of the list before
726          * we can complete all the URBs for the TDs we already unlinked.
727          * So stop when we've completed the URB for the last TD we unlinked.
728          */
729         do {
730                 cur_td = list_entry(ep->cancelled_td_list.next,
731                                 struct xhci_td, cancelled_td_list);
732                 list_del_init(&cur_td->cancelled_td_list);
733
734                 /* Clean up the cancelled URB */
735                 /* Doesn't matter what we pass for status, since the core will
736                  * just overwrite it (because the URB has been unlinked).
737                  */
738                 xhci_giveback_urb_in_irq(xhci, cur_td, 0);
739
740                 /* Stop processing the cancelled list if the watchdog timer is
741                  * running.
742                  */
743                 if (xhci->xhc_state & XHCI_STATE_DYING)
744                         return;
745         } while (cur_td != last_unlinked_td);
746
747         /* Return to the event handler with xhci->lock re-acquired */
748 }
749
750 static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring)
751 {
752         struct xhci_td *cur_td;
753
754         while (!list_empty(&ring->td_list)) {
755                 cur_td = list_first_entry(&ring->td_list,
756                                 struct xhci_td, td_list);
757                 list_del_init(&cur_td->td_list);
758                 if (!list_empty(&cur_td->cancelled_td_list))
759                         list_del_init(&cur_td->cancelled_td_list);
760                 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
761         }
762 }
763
764 static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci,
765                 int slot_id, int ep_index)
766 {
767         struct xhci_td *cur_td;
768         struct xhci_virt_ep *ep;
769         struct xhci_ring *ring;
770
771         ep = &xhci->devs[slot_id]->eps[ep_index];
772         if ((ep->ep_state & EP_HAS_STREAMS) ||
773                         (ep->ep_state & EP_GETTING_NO_STREAMS)) {
774                 int stream_id;
775
776                 for (stream_id = 0; stream_id < ep->stream_info->num_streams;
777                                 stream_id++) {
778                         xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
779                                         "Killing URBs for slot ID %u, ep index %u, stream %u",
780                                         slot_id, ep_index, stream_id + 1);
781                         xhci_kill_ring_urbs(xhci,
782                                         ep->stream_info->stream_rings[stream_id]);
783                 }
784         } else {
785                 ring = ep->ring;
786                 if (!ring)
787                         return;
788                 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
789                                 "Killing URBs for slot ID %u, ep index %u",
790                                 slot_id, ep_index);
791                 xhci_kill_ring_urbs(xhci, ring);
792         }
793         while (!list_empty(&ep->cancelled_td_list)) {
794                 cur_td = list_first_entry(&ep->cancelled_td_list,
795                                 struct xhci_td, cancelled_td_list);
796                 list_del_init(&cur_td->cancelled_td_list);
797                 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
798         }
799 }
800
801 /* Watchdog timer function for when a stop endpoint command fails to complete.
802  * In this case, we assume the host controller is broken or dying or dead.  The
803  * host may still be completing some other events, so we have to be careful to
804  * let the event ring handler and the URB dequeueing/enqueueing functions know
805  * through xhci->state.
806  *
807  * The timer may also fire if the host takes a very long time to respond to the
808  * command, and the stop endpoint command completion handler cannot delete the
809  * timer before the timer function is called.  Another endpoint cancellation may
810  * sneak in before the timer function can grab the lock, and that may queue
811  * another stop endpoint command and add the timer back.  So we cannot use a
812  * simple flag to say whether there is a pending stop endpoint command for a
813  * particular endpoint.
814  *
815  * Instead we use a combination of that flag and a counter for the number of
816  * pending stop endpoint commands.  If the timer is the tail end of the last
817  * stop endpoint command, and the endpoint's command is still pending, we assume
818  * the host is dying.
819  */
820 void xhci_stop_endpoint_command_watchdog(unsigned long arg)
821 {
822         struct xhci_hcd *xhci;
823         struct xhci_virt_ep *ep;
824         int ret, i, j;
825         unsigned long flags;
826
827         ep = (struct xhci_virt_ep *) arg;
828         xhci = ep->xhci;
829
830         spin_lock_irqsave(&xhci->lock, flags);
831
832         ep->stop_cmds_pending--;
833         if (xhci->xhc_state & XHCI_STATE_DYING) {
834                 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
835                                 "Stop EP timer ran, but another timer marked "
836                                 "xHCI as DYING, exiting.");
837                 spin_unlock_irqrestore(&xhci->lock, flags);
838                 return;
839         }
840         if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
841                 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
842                                 "Stop EP timer ran, but no command pending, "
843                                 "exiting.");
844                 spin_unlock_irqrestore(&xhci->lock, flags);
845                 return;
846         }
847
848         xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
849         xhci_warn(xhci, "Assuming host is dying, halting host.\n");
850         /* Oops, HC is dead or dying or at least not responding to the stop
851          * endpoint command.
852          */
853         xhci->xhc_state |= XHCI_STATE_DYING;
854         /* Disable interrupts from the host controller and start halting it */
855         xhci_quiesce(xhci);
856         spin_unlock_irqrestore(&xhci->lock, flags);
857
858         ret = xhci_halt(xhci);
859
860         spin_lock_irqsave(&xhci->lock, flags);
861         if (ret < 0) {
862                 /* This is bad; the host is not responding to commands and it's
863                  * not allowing itself to be halted.  At least interrupts are
864                  * disabled. If we call usb_hc_died(), it will attempt to
865                  * disconnect all device drivers under this host.  Those
866                  * disconnect() methods will wait for all URBs to be unlinked,
867                  * so we must complete them.
868                  */
869                 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
870                 xhci_warn(xhci, "Completing active URBs anyway.\n");
871                 /* We could turn all TDs on the rings to no-ops.  This won't
872                  * help if the host has cached part of the ring, and is slow if
873                  * we want to preserve the cycle bit.  Skip it and hope the host
874                  * doesn't touch the memory.
875                  */
876         }
877         for (i = 0; i < MAX_HC_SLOTS; i++) {
878                 if (!xhci->devs[i])
879                         continue;
880                 for (j = 0; j < 31; j++)
881                         xhci_kill_endpoint_urbs(xhci, i, j);
882         }
883         spin_unlock_irqrestore(&xhci->lock, flags);
884         xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
885                         "Calling usb_hc_died()");
886         usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
887         xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
888                         "xHCI host controller is dead.");
889 }
890
891
892 static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
893                 struct xhci_virt_device *dev,
894                 struct xhci_ring *ep_ring,
895                 unsigned int ep_index)
896 {
897         union xhci_trb *dequeue_temp;
898         int num_trbs_free_temp;
899         bool revert = false;
900
901         num_trbs_free_temp = ep_ring->num_trbs_free;
902         dequeue_temp = ep_ring->dequeue;
903
904         /* If we get two back-to-back stalls, and the first stalled transfer
905          * ends just before a link TRB, the dequeue pointer will be left on
906          * the link TRB by the code in the while loop.  So we have to update
907          * the dequeue pointer one segment further, or we'll jump off
908          * the segment into la-la-land.
909          */
910         if (last_trb(xhci, ep_ring, ep_ring->deq_seg, ep_ring->dequeue)) {
911                 ep_ring->deq_seg = ep_ring->deq_seg->next;
912                 ep_ring->dequeue = ep_ring->deq_seg->trbs;
913         }
914
915         while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
916                 /* We have more usable TRBs */
917                 ep_ring->num_trbs_free++;
918                 ep_ring->dequeue++;
919                 if (last_trb(xhci, ep_ring, ep_ring->deq_seg,
920                                 ep_ring->dequeue)) {
921                         if (ep_ring->dequeue ==
922                                         dev->eps[ep_index].queued_deq_ptr)
923                                 break;
924                         ep_ring->deq_seg = ep_ring->deq_seg->next;
925                         ep_ring->dequeue = ep_ring->deq_seg->trbs;
926                 }
927                 if (ep_ring->dequeue == dequeue_temp) {
928                         revert = true;
929                         break;
930                 }
931         }
932
933         if (revert) {
934                 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
935                 ep_ring->num_trbs_free = num_trbs_free_temp;
936         }
937 }
938
939 /*
940  * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
941  * we need to clear the set deq pending flag in the endpoint ring state, so that
942  * the TD queueing code can ring the doorbell again.  We also need to ring the
943  * endpoint doorbell to restart the ring, but only if there aren't more
944  * cancellations pending.
945  */
946 static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
947                 union xhci_trb *trb, u32 cmd_comp_code)
948 {
949         unsigned int ep_index;
950         unsigned int stream_id;
951         struct xhci_ring *ep_ring;
952         struct xhci_virt_device *dev;
953         struct xhci_virt_ep *ep;
954         struct xhci_ep_ctx *ep_ctx;
955         struct xhci_slot_ctx *slot_ctx;
956
957         ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
958         stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
959         dev = xhci->devs[slot_id];
960         ep = &dev->eps[ep_index];
961
962         ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
963         if (!ep_ring) {
964                 xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n",
965                                 stream_id);
966                 /* XXX: Harmless??? */
967                 goto cleanup;
968         }
969
970         ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
971         slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
972
973         if (cmd_comp_code != COMP_SUCCESS) {
974                 unsigned int ep_state;
975                 unsigned int slot_state;
976
977                 switch (cmd_comp_code) {
978                 case COMP_TRB_ERR:
979                         xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n");
980                         break;
981                 case COMP_CTX_STATE:
982                         xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n");
983                         ep_state = le32_to_cpu(ep_ctx->ep_info);
984                         ep_state &= EP_STATE_MASK;
985                         slot_state = le32_to_cpu(slot_ctx->dev_state);
986                         slot_state = GET_SLOT_STATE(slot_state);
987                         xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
988                                         "Slot state = %u, EP state = %u",
989                                         slot_state, ep_state);
990                         break;
991                 case COMP_EBADSLT:
992                         xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n",
993                                         slot_id);
994                         break;
995                 default:
996                         xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n",
997                                         cmd_comp_code);
998                         break;
999                 }
1000                 /* OK what do we do now?  The endpoint state is hosed, and we
1001                  * should never get to this point if the synchronization between
1002                  * queueing, and endpoint state are correct.  This might happen
1003                  * if the device gets disconnected after we've finished
1004                  * cancelling URBs, which might not be an error...
1005                  */
1006         } else {
1007                 u64 deq;
1008                 /* 4.6.10 deq ptr is written to the stream ctx for streams */
1009                 if (ep->ep_state & EP_HAS_STREAMS) {
1010                         struct xhci_stream_ctx *ctx =
1011                                 &ep->stream_info->stream_ctx_array[stream_id];
1012                         deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK;
1013                 } else {
1014                         deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK;
1015                 }
1016                 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1017                         "Successful Set TR Deq Ptr cmd, deq = @%08llx", deq);
1018                 if (xhci_trb_virt_to_dma(ep->queued_deq_seg,
1019                                          ep->queued_deq_ptr) == deq) {
1020                         /* Update the ring's dequeue segment and dequeue pointer
1021                          * to reflect the new position.
1022                          */
1023                         update_ring_for_set_deq_completion(xhci, dev,
1024                                 ep_ring, ep_index);
1025                 } else {
1026                         xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n");
1027                         xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
1028                                   ep->queued_deq_seg, ep->queued_deq_ptr);
1029                 }
1030         }
1031
1032 cleanup:
1033         dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
1034         dev->eps[ep_index].queued_deq_seg = NULL;
1035         dev->eps[ep_index].queued_deq_ptr = NULL;
1036         /* Restart any rings with pending URBs */
1037         ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1038 }
1039
1040 static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
1041                 union xhci_trb *trb, u32 cmd_comp_code)
1042 {
1043         unsigned int ep_index;
1044
1045         ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1046         /* This command will only fail if the endpoint wasn't halted,
1047          * but we don't care.
1048          */
1049         xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
1050                 "Ignoring reset ep completion code of %u", cmd_comp_code);
1051
1052         /* HW with the reset endpoint quirk needs to have a configure endpoint
1053          * command complete before the endpoint can be used.  Queue that here
1054          * because the HW can't handle two commands being queued in a row.
1055          */
1056         if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
1057                 struct xhci_command *command;
1058                 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
1059                 if (!command) {
1060                         xhci_warn(xhci, "WARN Cannot submit cfg ep: ENOMEM\n");
1061                         return;
1062                 }
1063                 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1064                                 "Queueing configure endpoint command");
1065                 xhci_queue_configure_endpoint(xhci, command,
1066                                 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1067                                 false);
1068                 xhci_ring_cmd_db(xhci);
1069         } else {
1070                 /* Clear our internal halted state */
1071                 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
1072         }
1073 }
1074
1075 static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
1076                 u32 cmd_comp_code)
1077 {
1078         if (cmd_comp_code == COMP_SUCCESS)
1079                 xhci->slot_id = slot_id;
1080         else
1081                 xhci->slot_id = 0;
1082 }
1083
1084 static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
1085 {
1086         struct xhci_virt_device *virt_dev;
1087
1088         virt_dev = xhci->devs[slot_id];
1089         if (!virt_dev)
1090                 return;
1091         if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1092                 /* Delete default control endpoint resources */
1093                 xhci_free_device_endpoint_resources(xhci, virt_dev, true);
1094         xhci_free_virt_device(xhci, slot_id);
1095 }
1096
1097 static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
1098                 struct xhci_event_cmd *event, u32 cmd_comp_code)
1099 {
1100         struct xhci_virt_device *virt_dev;
1101         struct xhci_input_control_ctx *ctrl_ctx;
1102         unsigned int ep_index;
1103         unsigned int ep_state;
1104         u32 add_flags, drop_flags;
1105
1106         /*
1107          * Configure endpoint commands can come from the USB core
1108          * configuration or alt setting changes, or because the HW
1109          * needed an extra configure endpoint command after a reset
1110          * endpoint command or streams were being configured.
1111          * If the command was for a halted endpoint, the xHCI driver
1112          * is not waiting on the configure endpoint command.
1113          */
1114         virt_dev = xhci->devs[slot_id];
1115         ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
1116         if (!ctrl_ctx) {
1117                 xhci_warn(xhci, "Could not get input context, bad type.\n");
1118                 return;
1119         }
1120
1121         add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1122         drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1123         /* Input ctx add_flags are the endpoint index plus one */
1124         ep_index = xhci_last_valid_endpoint(add_flags) - 1;
1125
1126         /* A usb_set_interface() call directly after clearing a halted
1127          * condition may race on this quirky hardware.  Not worth
1128          * worrying about, since this is prototype hardware.  Not sure
1129          * if this will work for streams, but streams support was
1130          * untested on this prototype.
1131          */
1132         if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
1133                         ep_index != (unsigned int) -1 &&
1134                         add_flags - SLOT_FLAG == drop_flags) {
1135                 ep_state = virt_dev->eps[ep_index].ep_state;
1136                 if (!(ep_state & EP_HALTED))
1137                         return;
1138                 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1139                                 "Completed config ep cmd - "
1140                                 "last ep index = %d, state = %d",
1141                                 ep_index, ep_state);
1142                 /* Clear internal halted state and restart ring(s) */
1143                 virt_dev->eps[ep_index].ep_state &= ~EP_HALTED;
1144                 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1145                 return;
1146         }
1147         return;
1148 }
1149
1150 static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id,
1151                 struct xhci_event_cmd *event)
1152 {
1153         xhci_dbg(xhci, "Completed reset device command.\n");
1154         if (!xhci->devs[slot_id])
1155                 xhci_warn(xhci, "Reset device command completion "
1156                                 "for disabled slot %u\n", slot_id);
1157 }
1158
1159 static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
1160                 struct xhci_event_cmd *event)
1161 {
1162         if (!(xhci->quirks & XHCI_NEC_HOST)) {
1163                 xhci->error_bitmask |= 1 << 6;
1164                 return;
1165         }
1166         xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1167                         "NEC firmware version %2x.%02x",
1168                         NEC_FW_MAJOR(le32_to_cpu(event->status)),
1169                         NEC_FW_MINOR(le32_to_cpu(event->status)));
1170 }
1171
1172 static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status)
1173 {
1174         list_del(&cmd->cmd_list);
1175
1176         if (cmd->completion) {
1177                 cmd->status = status;
1178                 complete(cmd->completion);
1179         } else {
1180                 kfree(cmd);
1181         }
1182 }
1183
1184 void xhci_cleanup_command_queue(struct xhci_hcd *xhci)
1185 {
1186         struct xhci_command *cur_cmd, *tmp_cmd;
1187         list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list)
1188                 xhci_complete_del_and_free_cmd(cur_cmd, COMP_CMD_ABORT);
1189 }
1190
1191 /*
1192  * Turn all commands on command ring with status set to "aborted" to no-op trbs.
1193  * If there are other commands waiting then restart the ring and kick the timer.
1194  * This must be called with command ring stopped and xhci->lock held.
1195  */
1196 static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci,
1197                                          struct xhci_command *cur_cmd)
1198 {
1199         struct xhci_command *i_cmd, *tmp_cmd;
1200         u32 cycle_state;
1201
1202         /* Turn all aborted commands in list to no-ops, then restart */
1203         list_for_each_entry_safe(i_cmd, tmp_cmd, &xhci->cmd_list,
1204                                  cmd_list) {
1205
1206                 if (i_cmd->status != COMP_CMD_ABORT)
1207                         continue;
1208
1209                 i_cmd->status = COMP_CMD_STOP;
1210
1211                 xhci_dbg(xhci, "Turn aborted command %p to no-op\n",
1212                          i_cmd->command_trb);
1213                 /* get cycle state from the original cmd trb */
1214                 cycle_state = le32_to_cpu(
1215                         i_cmd->command_trb->generic.field[3]) & TRB_CYCLE;
1216                 /* modify the command trb to no-op command */
1217                 i_cmd->command_trb->generic.field[0] = 0;
1218                 i_cmd->command_trb->generic.field[1] = 0;
1219                 i_cmd->command_trb->generic.field[2] = 0;
1220                 i_cmd->command_trb->generic.field[3] = cpu_to_le32(
1221                         TRB_TYPE(TRB_CMD_NOOP) | cycle_state);
1222
1223                 /*
1224                  * caller waiting for completion is called when command
1225                  *  completion event is received for these no-op commands
1226                  */
1227         }
1228
1229         xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
1230
1231         /* ring command ring doorbell to restart the command ring */
1232         if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) &&
1233             !(xhci->xhc_state & XHCI_STATE_DYING)) {
1234                 xhci->current_cmd = cur_cmd;
1235                 mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
1236                 xhci_ring_cmd_db(xhci);
1237         }
1238         return;
1239 }
1240
1241
1242 void xhci_handle_command_timeout(unsigned long data)
1243 {
1244         struct xhci_hcd *xhci;
1245         int ret;
1246         unsigned long flags;
1247         u64 hw_ring_state;
1248         struct xhci_command *cur_cmd = NULL;
1249         xhci = (struct xhci_hcd *) data;
1250
1251         /* mark this command to be cancelled */
1252         spin_lock_irqsave(&xhci->lock, flags);
1253         if (xhci->current_cmd) {
1254                 cur_cmd = xhci->current_cmd;
1255                 cur_cmd->status = COMP_CMD_ABORT;
1256         }
1257
1258
1259         /* Make sure command ring is running before aborting it */
1260         hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
1261         if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) &&
1262             (hw_ring_state & CMD_RING_RUNNING))  {
1263
1264                 spin_unlock_irqrestore(&xhci->lock, flags);
1265                 xhci_dbg(xhci, "Command timeout\n");
1266                 ret = xhci_abort_cmd_ring(xhci);
1267                 if (unlikely(ret == -ESHUTDOWN)) {
1268                         xhci_err(xhci, "Abort command ring failed\n");
1269                         xhci_cleanup_command_queue(xhci);
1270                         usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
1271                         xhci_dbg(xhci, "xHCI host controller is dead.\n");
1272                 }
1273                 return;
1274         }
1275         /* command timeout on stopped ring, ring can't be aborted */
1276         xhci_dbg(xhci, "Command timeout on stopped ring\n");
1277         xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd);
1278         spin_unlock_irqrestore(&xhci->lock, flags);
1279         return;
1280 }
1281
1282 static void handle_cmd_completion(struct xhci_hcd *xhci,
1283                 struct xhci_event_cmd *event)
1284 {
1285         int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1286         u64 cmd_dma;
1287         dma_addr_t cmd_dequeue_dma;
1288         u32 cmd_comp_code;
1289         union xhci_trb *cmd_trb;
1290         struct xhci_command *cmd;
1291         u32 cmd_type;
1292
1293         cmd_dma = le64_to_cpu(event->cmd_trb);
1294         cmd_trb = xhci->cmd_ring->dequeue;
1295         cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
1296                         cmd_trb);
1297         /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1298         if (cmd_dequeue_dma == 0) {
1299                 xhci->error_bitmask |= 1 << 4;
1300                 return;
1301         }
1302         /* Does the DMA address match our internal dequeue pointer address? */
1303         if (cmd_dma != (u64) cmd_dequeue_dma) {
1304                 xhci->error_bitmask |= 1 << 5;
1305                 return;
1306         }
1307
1308         cmd = list_entry(xhci->cmd_list.next, struct xhci_command, cmd_list);
1309
1310         if (cmd->command_trb != xhci->cmd_ring->dequeue) {
1311                 xhci_err(xhci,
1312                          "Command completion event does not match command\n");
1313                 return;
1314         }
1315
1316         del_timer(&xhci->cmd_timer);
1317
1318         trace_xhci_cmd_completion(cmd_trb, (struct xhci_generic_trb *) event);
1319
1320         cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
1321
1322         /* If CMD ring stopped we own the trbs between enqueue and dequeue */
1323         if (cmd_comp_code == COMP_CMD_STOP) {
1324                 xhci_handle_stopped_cmd_ring(xhci, cmd);
1325                 return;
1326         }
1327         /*
1328          * Host aborted the command ring, check if the current command was
1329          * supposed to be aborted, otherwise continue normally.
1330          * The command ring is stopped now, but the xHC will issue a Command
1331          * Ring Stopped event which will cause us to restart it.
1332          */
1333         if (cmd_comp_code == COMP_CMD_ABORT) {
1334                 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
1335                 if (cmd->status == COMP_CMD_ABORT)
1336                         goto event_handled;
1337         }
1338
1339         cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
1340         switch (cmd_type) {
1341         case TRB_ENABLE_SLOT:
1342                 xhci_handle_cmd_enable_slot(xhci, slot_id, cmd_comp_code);
1343                 break;
1344         case TRB_DISABLE_SLOT:
1345                 xhci_handle_cmd_disable_slot(xhci, slot_id);
1346                 break;
1347         case TRB_CONFIG_EP:
1348                 if (!cmd->completion)
1349                         xhci_handle_cmd_config_ep(xhci, slot_id, event,
1350                                                   cmd_comp_code);
1351                 break;
1352         case TRB_EVAL_CONTEXT:
1353                 break;
1354         case TRB_ADDR_DEV:
1355                 break;
1356         case TRB_STOP_RING:
1357                 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1358                                 le32_to_cpu(cmd_trb->generic.field[3])));
1359                 xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, event);
1360                 break;
1361         case TRB_SET_DEQ:
1362                 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1363                                 le32_to_cpu(cmd_trb->generic.field[3])));
1364                 xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code);
1365                 break;
1366         case TRB_CMD_NOOP:
1367                 /* Is this an aborted command turned to NO-OP? */
1368                 if (cmd->status == COMP_CMD_STOP)
1369                         cmd_comp_code = COMP_CMD_STOP;
1370                 break;
1371         case TRB_RESET_EP:
1372                 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1373                                 le32_to_cpu(cmd_trb->generic.field[3])));
1374                 xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code);
1375                 break;
1376         case TRB_RESET_DEV:
1377                 /* SLOT_ID field in reset device cmd completion event TRB is 0.
1378                  * Use the SLOT_ID from the command TRB instead (xhci 4.6.11)
1379                  */
1380                 slot_id = TRB_TO_SLOT_ID(
1381                                 le32_to_cpu(cmd_trb->generic.field[3]));
1382                 xhci_handle_cmd_reset_dev(xhci, slot_id, event);
1383                 break;
1384         case TRB_NEC_GET_FW:
1385                 xhci_handle_cmd_nec_get_fw(xhci, event);
1386                 break;
1387         default:
1388                 /* Skip over unknown commands on the event ring */
1389                 xhci->error_bitmask |= 1 << 6;
1390                 break;
1391         }
1392
1393         /* restart timer if this wasn't the last command */
1394         if (cmd->cmd_list.next != &xhci->cmd_list) {
1395                 xhci->current_cmd = list_entry(cmd->cmd_list.next,
1396                                                struct xhci_command, cmd_list);
1397                 mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
1398         }
1399
1400 event_handled:
1401         xhci_complete_del_and_free_cmd(cmd, cmd_comp_code);
1402
1403         inc_deq(xhci, xhci->cmd_ring);
1404 }
1405
1406 static void handle_vendor_event(struct xhci_hcd *xhci,
1407                 union xhci_trb *event)
1408 {
1409         u32 trb_type;
1410
1411         trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
1412         xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1413         if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1414                 handle_cmd_completion(xhci, &event->event_cmd);
1415 }
1416
1417 /* @port_id: the one-based port ID from the hardware (indexed from array of all
1418  * port registers -- USB 3.0 and USB 2.0).
1419  *
1420  * Returns a zero-based port number, which is suitable for indexing into each of
1421  * the split roothubs' port arrays and bus state arrays.
1422  * Add one to it in order to call xhci_find_slot_id_by_port.
1423  */
1424 static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1425                 struct xhci_hcd *xhci, u32 port_id)
1426 {
1427         unsigned int i;
1428         unsigned int num_similar_speed_ports = 0;
1429
1430         /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1431          * and usb2_ports are 0-based indexes.  Count the number of similar
1432          * speed ports, up to 1 port before this port.
1433          */
1434         for (i = 0; i < (port_id - 1); i++) {
1435                 u8 port_speed = xhci->port_array[i];
1436
1437                 /*
1438                  * Skip ports that don't have known speeds, or have duplicate
1439                  * Extended Capabilities port speed entries.
1440                  */
1441                 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
1442                         continue;
1443
1444                 /*
1445                  * USB 3.0 ports are always under a USB 3.0 hub.  USB 2.0 and
1446                  * 1.1 ports are under the USB 2.0 hub.  If the port speed
1447                  * matches the device speed, it's a similar speed port.
1448                  */
1449                 if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
1450                         num_similar_speed_ports++;
1451         }
1452         return num_similar_speed_ports;
1453 }
1454
1455 static void handle_device_notification(struct xhci_hcd *xhci,
1456                 union xhci_trb *event)
1457 {
1458         u32 slot_id;
1459         struct usb_device *udev;
1460
1461         slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3]));
1462         if (!xhci->devs[slot_id]) {
1463                 xhci_warn(xhci, "Device Notification event for "
1464                                 "unused slot %u\n", slot_id);
1465                 return;
1466         }
1467
1468         xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1469                         slot_id);
1470         udev = xhci->devs[slot_id]->udev;
1471         if (udev && udev->parent)
1472                 usb_wakeup_notification(udev->parent, udev->portnum);
1473 }
1474
1475 static void handle_port_status(struct xhci_hcd *xhci,
1476                 union xhci_trb *event)
1477 {
1478         struct usb_hcd *hcd;
1479         u32 port_id;
1480         u32 temp, temp1;
1481         int max_ports;
1482         int slot_id;
1483         unsigned int faked_port_index;
1484         u8 major_revision;
1485         struct xhci_bus_state *bus_state;
1486         __le32 __iomem **port_array;
1487         bool bogus_port_status = false;
1488
1489         /* Port status change events always have a successful completion code */
1490         if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
1491                 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1492                 xhci->error_bitmask |= 1 << 8;
1493         }
1494         port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
1495         xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1496
1497         max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1498         if ((port_id <= 0) || (port_id > max_ports)) {
1499                 xhci_warn(xhci, "Invalid port id %d\n", port_id);
1500                 inc_deq(xhci, xhci->event_ring);
1501                 return;
1502         }
1503
1504         /* Figure out which usb_hcd this port is attached to:
1505          * is it a USB 3.0 port or a USB 2.0/1.1 port?
1506          */
1507         major_revision = xhci->port_array[port_id - 1];
1508
1509         /* Find the right roothub. */
1510         hcd = xhci_to_hcd(xhci);
1511         if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
1512                 hcd = xhci->shared_hcd;
1513
1514         if (major_revision == 0) {
1515                 xhci_warn(xhci, "Event for port %u not in "
1516                                 "Extended Capabilities, ignoring.\n",
1517                                 port_id);
1518                 bogus_port_status = true;
1519                 goto cleanup;
1520         }
1521         if (major_revision == DUPLICATE_ENTRY) {
1522                 xhci_warn(xhci, "Event for port %u duplicated in"
1523                                 "Extended Capabilities, ignoring.\n",
1524                                 port_id);
1525                 bogus_port_status = true;
1526                 goto cleanup;
1527         }
1528
1529         /*
1530          * Hardware port IDs reported by a Port Status Change Event include USB
1531          * 3.0 and USB 2.0 ports.  We want to check if the port has reported a
1532          * resume event, but we first need to translate the hardware port ID
1533          * into the index into the ports on the correct split roothub, and the
1534          * correct bus_state structure.
1535          */
1536         bus_state = &xhci->bus_state[hcd_index(hcd)];
1537         if (hcd->speed == HCD_USB3)
1538                 port_array = xhci->usb3_ports;
1539         else
1540                 port_array = xhci->usb2_ports;
1541         /* Find the faked port hub number */
1542         faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1543                         port_id);
1544
1545         temp = readl(port_array[faked_port_index]);
1546         if (hcd->state == HC_STATE_SUSPENDED) {
1547                 xhci_dbg(xhci, "resume root hub\n");
1548                 usb_hcd_resume_root_hub(hcd);
1549         }
1550
1551         if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1552                 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1553
1554                 temp1 = readl(&xhci->op_regs->command);
1555                 if (!(temp1 & CMD_RUN)) {
1556                         xhci_warn(xhci, "xHC is not running.\n");
1557                         goto cleanup;
1558                 }
1559
1560                 if (DEV_SUPERSPEED(temp)) {
1561                         xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
1562                         /* Set a flag to say the port signaled remote wakeup,
1563                          * so we can tell the difference between the end of
1564                          * device and host initiated resume.
1565                          */
1566                         bus_state->port_remote_wakeup |= 1 << faked_port_index;
1567                         xhci_test_and_clear_bit(xhci, port_array,
1568                                         faked_port_index, PORT_PLC);
1569                         xhci_set_link_state(xhci, port_array, faked_port_index,
1570                                                 XDEV_U0);
1571                         /* Need to wait until the next link state change
1572                          * indicates the device is actually in U0.
1573                          */
1574                         bogus_port_status = true;
1575                         goto cleanup;
1576                 } else {
1577                         xhci_dbg(xhci, "resume HS port %d\n", port_id);
1578                         bus_state->resume_done[faked_port_index] = jiffies +
1579                                 msecs_to_jiffies(20);
1580                         set_bit(faked_port_index, &bus_state->resuming_ports);
1581                         mod_timer(&hcd->rh_timer,
1582                                   bus_state->resume_done[faked_port_index]);
1583                         /* Do the rest in GetPortStatus */
1584                 }
1585         }
1586
1587         if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
1588                         DEV_SUPERSPEED(temp)) {
1589                 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
1590                 /* We've just brought the device into U0 through either the
1591                  * Resume state after a device remote wakeup, or through the
1592                  * U3Exit state after a host-initiated resume.  If it's a device
1593                  * initiated remote wake, don't pass up the link state change,
1594                  * so the roothub behavior is consistent with external
1595                  * USB 3.0 hub behavior.
1596                  */
1597                 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1598                                 faked_port_index + 1);
1599                 if (slot_id && xhci->devs[slot_id])
1600                         xhci_ring_device(xhci, slot_id);
1601                 if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
1602                         bus_state->port_remote_wakeup &=
1603                                 ~(1 << faked_port_index);
1604                         xhci_test_and_clear_bit(xhci, port_array,
1605                                         faked_port_index, PORT_PLC);
1606                         usb_wakeup_notification(hcd->self.root_hub,
1607                                         faked_port_index + 1);
1608                         bogus_port_status = true;
1609                         goto cleanup;
1610                 }
1611         }
1612
1613         /*
1614          * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
1615          * RExit to a disconnect state).  If so, let the the driver know it's
1616          * out of the RExit state.
1617          */
1618         if (!DEV_SUPERSPEED(temp) &&
1619                         test_and_clear_bit(faked_port_index,
1620                                 &bus_state->rexit_ports)) {
1621                 complete(&bus_state->rexit_done[faked_port_index]);
1622                 bogus_port_status = true;
1623                 goto cleanup;
1624         }
1625
1626         if (hcd->speed != HCD_USB3)
1627                 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1628                                         PORT_PLC);
1629
1630 cleanup:
1631         /* Update event ring dequeue pointer before dropping the lock */
1632         inc_deq(xhci, xhci->event_ring);
1633
1634         /* Don't make the USB core poll the roothub if we got a bad port status
1635          * change event.  Besides, at that point we can't tell which roothub
1636          * (USB 2.0 or USB 3.0) to kick.
1637          */
1638         if (bogus_port_status)
1639                 return;
1640
1641         /*
1642          * xHCI port-status-change events occur when the "or" of all the
1643          * status-change bits in the portsc register changes from 0 to 1.
1644          * New status changes won't cause an event if any other change
1645          * bits are still set.  When an event occurs, switch over to
1646          * polling to avoid losing status changes.
1647          */
1648         xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1649         set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1650         spin_unlock(&xhci->lock);
1651         /* Pass this up to the core */
1652         usb_hcd_poll_rh_status(hcd);
1653         spin_lock(&xhci->lock);
1654 }
1655
1656 /*
1657  * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1658  * at end_trb, which may be in another segment.  If the suspect DMA address is a
1659  * TRB in this TD, this function returns that TRB's segment.  Otherwise it
1660  * returns 0.
1661  */
1662 struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
1663                 struct xhci_segment *start_seg,
1664                 union xhci_trb  *start_trb,
1665                 union xhci_trb  *end_trb,
1666                 dma_addr_t      suspect_dma,
1667                 bool            debug)
1668 {
1669         dma_addr_t start_dma;
1670         dma_addr_t end_seg_dma;
1671         dma_addr_t end_trb_dma;
1672         struct xhci_segment *cur_seg;
1673
1674         start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
1675         cur_seg = start_seg;
1676
1677         do {
1678                 if (start_dma == 0)
1679                         return NULL;
1680                 /* We may get an event for a Link TRB in the middle of a TD */
1681                 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
1682                                 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
1683                 /* If the end TRB isn't in this segment, this is set to 0 */
1684                 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
1685
1686                 if (debug)
1687                         xhci_warn(xhci,
1688                                 "Looking for event-dma %016llx trb-start %016llx trb-end %016llx seg-start %016llx seg-end %016llx\n",
1689                                 (unsigned long long)suspect_dma,
1690                                 (unsigned long long)start_dma,
1691                                 (unsigned long long)end_trb_dma,
1692                                 (unsigned long long)cur_seg->dma,
1693                                 (unsigned long long)end_seg_dma);
1694
1695                 if (end_trb_dma > 0) {
1696                         /* The end TRB is in this segment, so suspect should be here */
1697                         if (start_dma <= end_trb_dma) {
1698                                 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1699                                         return cur_seg;
1700                         } else {
1701                                 /* Case for one segment with
1702                                  * a TD wrapped around to the top
1703                                  */
1704                                 if ((suspect_dma >= start_dma &&
1705                                                         suspect_dma <= end_seg_dma) ||
1706                                                 (suspect_dma >= cur_seg->dma &&
1707                                                  suspect_dma <= end_trb_dma))
1708                                         return cur_seg;
1709                         }
1710                         return NULL;
1711                 } else {
1712                         /* Might still be somewhere in this segment */
1713                         if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1714                                 return cur_seg;
1715                 }
1716                 cur_seg = cur_seg->next;
1717                 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
1718         } while (cur_seg != start_seg);
1719
1720         return NULL;
1721 }
1722
1723 static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1724                 unsigned int slot_id, unsigned int ep_index,
1725                 unsigned int stream_id,
1726                 struct xhci_td *td, union xhci_trb *event_trb)
1727 {
1728         struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1729         struct xhci_command *command;
1730         command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
1731         if (!command)
1732                 return;
1733
1734         ep->ep_state |= EP_HALTED;
1735         ep->stopped_td = td;
1736         ep->stopped_stream = stream_id;
1737
1738         xhci_queue_reset_ep(xhci, command, slot_id, ep_index);
1739         xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
1740
1741         ep->stopped_td = NULL;
1742         ep->stopped_stream = 0;
1743
1744         xhci_ring_cmd_db(xhci);
1745 }
1746
1747 /* Check if an error has halted the endpoint ring.  The class driver will
1748  * cleanup the halt for a non-default control endpoint if we indicate a stall.
1749  * However, a babble and other errors also halt the endpoint ring, and the class
1750  * driver won't clear the halt in that case, so we need to issue a Set Transfer
1751  * Ring Dequeue Pointer command manually.
1752  */
1753 static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1754                 struct xhci_ep_ctx *ep_ctx,
1755                 unsigned int trb_comp_code)
1756 {
1757         /* TRB completion codes that may require a manual halt cleanup */
1758         if (trb_comp_code == COMP_TX_ERR ||
1759                         trb_comp_code == COMP_BABBLE ||
1760                         trb_comp_code == COMP_SPLIT_ERR)
1761                 /* The 0.96 spec says a babbling control endpoint
1762                  * is not halted. The 0.96 spec says it is.  Some HW
1763                  * claims to be 0.95 compliant, but it halts the control
1764                  * endpoint anyway.  Check if a babble halted the
1765                  * endpoint.
1766                  */
1767                 if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1768                     cpu_to_le32(EP_STATE_HALTED))
1769                         return 1;
1770
1771         return 0;
1772 }
1773
1774 int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1775 {
1776         if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1777                 /* Vendor defined "informational" completion code,
1778                  * treat as not-an-error.
1779                  */
1780                 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1781                                 trb_comp_code);
1782                 xhci_dbg(xhci, "Treating code as success.\n");
1783                 return 1;
1784         }
1785         return 0;
1786 }
1787
1788 /*
1789  * Finish the td processing, remove the td from td list;
1790  * Return 1 if the urb can be given back.
1791  */
1792 static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1793         union xhci_trb *event_trb, struct xhci_transfer_event *event,
1794         struct xhci_virt_ep *ep, int *status, bool skip)
1795 {
1796         struct xhci_virt_device *xdev;
1797         struct xhci_ring *ep_ring;
1798         unsigned int slot_id;
1799         int ep_index;
1800         struct urb *urb = NULL;
1801         struct xhci_ep_ctx *ep_ctx;
1802         int ret = 0;
1803         struct urb_priv *urb_priv;
1804         u32 trb_comp_code;
1805
1806         slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1807         xdev = xhci->devs[slot_id];
1808         ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1809         ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1810         ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
1811         trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
1812
1813         if (skip)
1814                 goto td_cleanup;
1815
1816         if (trb_comp_code == COMP_STOP_INVAL || trb_comp_code == COMP_STOP) {
1817                 /* The Endpoint Stop Command completion will take care of any
1818                  * stopped TDs.  A stopped TD may be restarted, so don't update
1819                  * the ring dequeue pointer or take this TD off any lists yet.
1820                  */
1821                 ep->stopped_td = td;
1822                 return 0;
1823         }
1824         if (trb_comp_code == COMP_STALL ||
1825                 xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
1826                                                 trb_comp_code)) {
1827                 /* Issue a reset endpoint command to clear the host side
1828                  * halt, followed by a set dequeue command to move the
1829                  * dequeue pointer past the TD.
1830                  * The class driver clears the device side halt later.
1831                  */
1832                 xhci_cleanup_halted_endpoint(xhci, slot_id, ep_index,
1833                                         ep_ring->stream_id, td, event_trb);
1834         } else {
1835                 /* Update ring dequeue pointer */
1836                 while (ep_ring->dequeue != td->last_trb)
1837                         inc_deq(xhci, ep_ring);
1838                 inc_deq(xhci, ep_ring);
1839         }
1840
1841 td_cleanup:
1842         /* Clean up the endpoint's TD list */
1843         urb = td->urb;
1844         urb_priv = urb->hcpriv;
1845
1846         /* Do one last check of the actual transfer length.
1847          * If the host controller said we transferred more data than the buffer
1848          * length, urb->actual_length will be a very big number (since it's
1849          * unsigned).  Play it safe and say we didn't transfer anything.
1850          */
1851         if (urb->actual_length > urb->transfer_buffer_length) {
1852                 xhci_warn(xhci, "URB transfer length is wrong, xHC issue? req. len = %u, act. len = %u\n",
1853                         urb->transfer_buffer_length,
1854                         urb->actual_length);
1855                 urb->actual_length = 0;
1856                 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1857                         *status = -EREMOTEIO;
1858                 else
1859                         *status = 0;
1860         }
1861         list_del_init(&td->td_list);
1862         /* Was this TD slated to be cancelled but completed anyway? */
1863         if (!list_empty(&td->cancelled_td_list))
1864                 list_del_init(&td->cancelled_td_list);
1865
1866         urb_priv->td_cnt++;
1867         /* Giveback the urb when all the tds are completed */
1868         if (urb_priv->td_cnt == urb_priv->length) {
1869                 ret = 1;
1870                 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
1871                         xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
1872                         if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
1873                                 if (xhci->quirks & XHCI_AMD_PLL_FIX)
1874                                         usb_amd_quirk_pll_enable();
1875                         }
1876                 }
1877         }
1878
1879         return ret;
1880 }
1881
1882 /*
1883  * Process control tds, update urb status and actual_length.
1884  */
1885 static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
1886         union xhci_trb *event_trb, struct xhci_transfer_event *event,
1887         struct xhci_virt_ep *ep, int *status)
1888 {
1889         struct xhci_virt_device *xdev;
1890         struct xhci_ring *ep_ring;
1891         unsigned int slot_id;
1892         int ep_index;
1893         struct xhci_ep_ctx *ep_ctx;
1894         u32 trb_comp_code;
1895
1896         slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1897         xdev = xhci->devs[slot_id];
1898         ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1899         ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1900         ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
1901         trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
1902
1903         switch (trb_comp_code) {
1904         case COMP_SUCCESS:
1905                 if (event_trb == ep_ring->dequeue) {
1906                         xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
1907                                         "without IOC set??\n");
1908                         *status = -ESHUTDOWN;
1909                 } else if (event_trb != td->last_trb) {
1910                         xhci_warn(xhci, "WARN: Success on ctrl data TRB "
1911                                         "without IOC set??\n");
1912                         *status = -ESHUTDOWN;
1913                 } else {
1914                         *status = 0;
1915                 }
1916                 break;
1917         case COMP_SHORT_TX:
1918                 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1919                         *status = -EREMOTEIO;
1920                 else
1921                         *status = 0;
1922                 break;
1923         case COMP_STOP_INVAL:
1924         case COMP_STOP:
1925                 return finish_td(xhci, td, event_trb, event, ep, status, false);
1926         default:
1927                 if (!xhci_requires_manual_halt_cleanup(xhci,
1928                                         ep_ctx, trb_comp_code))
1929                         break;
1930                 xhci_dbg(xhci, "TRB error code %u, "
1931                                 "halted endpoint index = %u\n",
1932                                 trb_comp_code, ep_index);
1933                 /* else fall through */
1934         case COMP_STALL:
1935                 /* Did we transfer part of the data (middle) phase? */
1936                 if (event_trb != ep_ring->dequeue &&
1937                                 event_trb != td->last_trb)
1938                         td->urb->actual_length =
1939                                 td->urb->transfer_buffer_length -
1940                                 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
1941                 else
1942                         td->urb->actual_length = 0;
1943
1944                 return finish_td(xhci, td, event_trb, event, ep, status, false);
1945         }
1946         /*
1947          * Did we transfer any data, despite the errors that might have
1948          * happened?  I.e. did we get past the setup stage?
1949          */
1950         if (event_trb != ep_ring->dequeue) {
1951                 /* The event was for the status stage */
1952                 if (event_trb == td->last_trb) {
1953                         if (td->urb->actual_length != 0) {
1954                                 /* Don't overwrite a previously set error code
1955                                  */
1956                                 if ((*status == -EINPROGRESS || *status == 0) &&
1957                                                 (td->urb->transfer_flags
1958                                                  & URB_SHORT_NOT_OK))
1959                                         /* Did we already see a short data
1960                                          * stage? */
1961                                         *status = -EREMOTEIO;
1962                         } else {
1963                                 td->urb->actual_length =
1964                                         td->urb->transfer_buffer_length;
1965                         }
1966                 } else {
1967                 /* Maybe the event was for the data stage? */
1968                         td->urb->actual_length =
1969                                 td->urb->transfer_buffer_length -
1970                                 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
1971                         xhci_dbg(xhci, "Waiting for status "
1972                                         "stage event\n");
1973                         return 0;
1974                 }
1975         }
1976
1977         return finish_td(xhci, td, event_trb, event, ep, status, false);
1978 }
1979
1980 /*
1981  * Process isochronous tds, update urb packet status and actual_length.
1982  */
1983 static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
1984         union xhci_trb *event_trb, struct xhci_transfer_event *event,
1985         struct xhci_virt_ep *ep, int *status)
1986 {
1987         struct xhci_ring *ep_ring;
1988         struct urb_priv *urb_priv;
1989         int idx;
1990         int len = 0;
1991         union xhci_trb *cur_trb;
1992         struct xhci_segment *cur_seg;
1993         struct usb_iso_packet_descriptor *frame;
1994         u32 trb_comp_code;
1995         bool skip_td = false;
1996
1997         ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1998         trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
1999         urb_priv = td->urb->hcpriv;
2000         idx = urb_priv->td_cnt;
2001         frame = &td->urb->iso_frame_desc[idx];
2002
2003         /* handle completion code */
2004         switch (trb_comp_code) {
2005         case COMP_SUCCESS:
2006                 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) {
2007                         frame->status = 0;
2008                         break;
2009                 }
2010                 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2011                         trb_comp_code = COMP_SHORT_TX;
2012         case COMP_SHORT_TX:
2013                 frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2014                                 -EREMOTEIO : 0;
2015                 break;
2016         case COMP_BW_OVER:
2017                 frame->status = -ECOMM;
2018                 skip_td = true;
2019                 break;
2020         case COMP_BUFF_OVER:
2021         case COMP_BABBLE:
2022                 frame->status = -EOVERFLOW;
2023                 skip_td = true;
2024                 break;
2025         case COMP_DEV_ERR:
2026         case COMP_STALL:
2027         case COMP_TX_ERR:
2028                 frame->status = -EPROTO;
2029                 skip_td = true;
2030                 break;
2031         case COMP_STOP:
2032         case COMP_STOP_INVAL:
2033                 break;
2034         default:
2035                 frame->status = -1;
2036                 break;
2037         }
2038
2039         if (trb_comp_code == COMP_SUCCESS || skip_td) {
2040                 frame->actual_length = frame->length;
2041                 td->urb->actual_length += frame->length;
2042         } else {
2043                 for (cur_trb = ep_ring->dequeue,
2044                      cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
2045                      next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
2046                         if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2047                             !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
2048                                 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
2049                 }
2050                 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
2051                         EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2052
2053                 if (trb_comp_code != COMP_STOP_INVAL) {
2054                         frame->actual_length = len;
2055                         td->urb->actual_length += len;
2056                 }
2057         }
2058
2059         return finish_td(xhci, td, event_trb, event, ep, status, false);
2060 }
2061
2062 static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2063                         struct xhci_transfer_event *event,
2064                         struct xhci_virt_ep *ep, int *status)
2065 {
2066         struct xhci_ring *ep_ring;
2067         struct urb_priv *urb_priv;
2068         struct usb_iso_packet_descriptor *frame;
2069         int idx;
2070
2071         ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2072         urb_priv = td->urb->hcpriv;
2073         idx = urb_priv->td_cnt;
2074         frame = &td->urb->iso_frame_desc[idx];
2075
2076         /* The transfer is partly done. */
2077         frame->status = -EXDEV;
2078
2079         /* calc actual length */
2080         frame->actual_length = 0;
2081
2082         /* Update ring dequeue pointer */
2083         while (ep_ring->dequeue != td->last_trb)
2084                 inc_deq(xhci, ep_ring);
2085         inc_deq(xhci, ep_ring);
2086
2087         return finish_td(xhci, td, NULL, event, ep, status, true);
2088 }
2089
2090 /*
2091  * Process bulk and interrupt tds, update urb status and actual_length.
2092  */
2093 static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
2094         union xhci_trb *event_trb, struct xhci_transfer_event *event,
2095         struct xhci_virt_ep *ep, int *status)
2096 {
2097         struct xhci_ring *ep_ring;
2098         union xhci_trb *cur_trb;
2099         struct xhci_segment *cur_seg;
2100         u32 trb_comp_code;
2101
2102         ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2103         trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2104
2105         switch (trb_comp_code) {
2106         case COMP_SUCCESS:
2107                 /* Double check that the HW transferred everything. */
2108                 if (event_trb != td->last_trb ||
2109                     EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
2110                         xhci_warn(xhci, "WARN Successful completion "
2111                                         "on short TX\n");
2112                         if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2113                                 *status = -EREMOTEIO;
2114                         else
2115                                 *status = 0;
2116                         if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2117                                 trb_comp_code = COMP_SHORT_TX;
2118                 } else {
2119                         *status = 0;
2120                 }
2121                 break;
2122         case COMP_SHORT_TX:
2123                 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2124                         *status = -EREMOTEIO;
2125                 else
2126                         *status = 0;
2127                 break;
2128         default:
2129                 /* Others already handled above */
2130                 break;
2131         }
2132         if (trb_comp_code == COMP_SHORT_TX)
2133                 xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
2134                                 "%d bytes untransferred\n",
2135                                 td->urb->ep->desc.bEndpointAddress,
2136                                 td->urb->transfer_buffer_length,
2137                                 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
2138         /* Fast path - was this the last TRB in the TD for this URB? */
2139         if (event_trb == td->last_trb) {
2140                 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
2141                         td->urb->actual_length =
2142                                 td->urb->transfer_buffer_length -
2143                                 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2144                         if (td->urb->transfer_buffer_length <
2145                                         td->urb->actual_length) {
2146                                 xhci_warn(xhci, "HC gave bad length "
2147                                                 "of %d bytes left\n",
2148                                           EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
2149                                 td->urb->actual_length = 0;
2150                                 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2151                                         *status = -EREMOTEIO;
2152                                 else
2153                                         *status = 0;
2154                         }
2155                         /* Don't overwrite a previously set error code */
2156                         if (*status == -EINPROGRESS) {
2157                                 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2158                                         *status = -EREMOTEIO;
2159                                 else
2160                                         *status = 0;
2161                         }
2162                 } else {
2163                         td->urb->actual_length =
2164                                 td->urb->transfer_buffer_length;
2165                         /* Ignore a short packet completion if the
2166                          * untransferred length was zero.
2167                          */
2168                         if (*status == -EREMOTEIO)
2169                                 *status = 0;
2170                 }
2171         } else {
2172                 /* Slow path - walk the list, starting from the dequeue
2173                  * pointer, to get the actual length transferred.
2174                  */
2175                 td->urb->actual_length = 0;
2176                 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
2177                                 cur_trb != event_trb;
2178                                 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
2179                         if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2180                             !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
2181                                 td->urb->actual_length +=
2182                                         TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
2183                 }
2184                 /* If the ring didn't stop on a Link or No-op TRB, add
2185                  * in the actual bytes transferred from the Normal TRB
2186                  */
2187                 if (trb_comp_code != COMP_STOP_INVAL)
2188                         td->urb->actual_length +=
2189                                 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
2190                                 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2191         }
2192
2193         return finish_td(xhci, td, event_trb, event, ep, status, false);
2194 }
2195
2196 /*
2197  * If this function returns an error condition, it means it got a Transfer
2198  * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2199  * At this point, the host controller is probably hosed and should be reset.
2200  */
2201 static int handle_tx_event(struct xhci_hcd *xhci,
2202                 struct xhci_transfer_event *event)
2203         __releases(&xhci->lock)
2204         __acquires(&xhci->lock)
2205 {
2206         struct xhci_virt_device *xdev;
2207         struct xhci_virt_ep *ep;
2208         struct xhci_ring *ep_ring;
2209         unsigned int slot_id;
2210         int ep_index;
2211         struct xhci_td *td = NULL;
2212         dma_addr_t event_dma;
2213         struct xhci_segment *event_seg;
2214         union xhci_trb *event_trb;
2215         struct urb *urb = NULL;
2216         int status = -EINPROGRESS;
2217         struct urb_priv *urb_priv;
2218         struct xhci_ep_ctx *ep_ctx;
2219         struct list_head *tmp;
2220         u32 trb_comp_code;
2221         int ret = 0;
2222         int td_num = 0;
2223
2224         slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
2225         xdev = xhci->devs[slot_id];
2226         if (!xdev) {
2227                 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
2228                 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
2229                          (unsigned long long) xhci_trb_virt_to_dma(
2230                                  xhci->event_ring->deq_seg,
2231                                  xhci->event_ring->dequeue),
2232                          lower_32_bits(le64_to_cpu(event->buffer)),
2233                          upper_32_bits(le64_to_cpu(event->buffer)),
2234                          le32_to_cpu(event->transfer_len),
2235                          le32_to_cpu(event->flags));
2236                 xhci_dbg(xhci, "Event ring:\n");
2237                 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
2238                 return -ENODEV;
2239         }
2240
2241         /* Endpoint ID is 1 based, our index is zero based */
2242         ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2243         ep = &xdev->eps[ep_index];
2244         ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2245         ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
2246         if (!ep_ring ||
2247             (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
2248             EP_STATE_DISABLED) {
2249                 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
2250                                 "or incorrect stream ring\n");
2251                 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
2252                          (unsigned long long) xhci_trb_virt_to_dma(
2253                                  xhci->event_ring->deq_seg,
2254                                  xhci->event_ring->dequeue),
2255                          lower_32_bits(le64_to_cpu(event->buffer)),
2256                          upper_32_bits(le64_to_cpu(event->buffer)),
2257                          le32_to_cpu(event->transfer_len),
2258                          le32_to_cpu(event->flags));
2259                 xhci_dbg(xhci, "Event ring:\n");
2260                 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
2261                 return -ENODEV;
2262         }
2263
2264         /* Count current td numbers if ep->skip is set */
2265         if (ep->skip) {
2266                 list_for_each(tmp, &ep_ring->td_list)
2267                         td_num++;
2268         }
2269
2270         event_dma = le64_to_cpu(event->buffer);
2271         trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2272         /* Look for common error cases */
2273         switch (trb_comp_code) {
2274         /* Skip codes that require special handling depending on
2275          * transfer type
2276          */
2277         case COMP_SUCCESS:
2278                 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
2279                         break;
2280                 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2281                         trb_comp_code = COMP_SHORT_TX;
2282                 else
2283                         xhci_warn_ratelimited(xhci,
2284                                         "WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n");
2285         case COMP_SHORT_TX:
2286                 break;
2287         case COMP_STOP:
2288                 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
2289                 break;
2290         case COMP_STOP_INVAL:
2291                 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
2292                 break;
2293         case COMP_STALL:
2294                 xhci_dbg(xhci, "Stalled endpoint\n");
2295                 ep->ep_state |= EP_HALTED;
2296                 status = -EPIPE;
2297                 break;
2298         case COMP_TRB_ERR:
2299                 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
2300                 status = -EILSEQ;
2301                 break;
2302         case COMP_SPLIT_ERR:
2303         case COMP_TX_ERR:
2304                 xhci_dbg(xhci, "Transfer error on endpoint\n");
2305                 status = -EPROTO;
2306                 break;
2307         case COMP_BABBLE:
2308                 xhci_dbg(xhci, "Babble error on endpoint\n");
2309                 status = -EOVERFLOW;
2310                 break;
2311         case COMP_DB_ERR:
2312                 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2313                 status = -ENOSR;
2314                 break;
2315         case COMP_BW_OVER:
2316                 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2317                 break;
2318         case COMP_BUFF_OVER:
2319                 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2320                 break;
2321         case COMP_UNDERRUN:
2322                 /*
2323                  * When the Isoch ring is empty, the xHC will generate
2324                  * a Ring Overrun Event for IN Isoch endpoint or Ring
2325                  * Underrun Event for OUT Isoch endpoint.
2326                  */
2327                 xhci_dbg(xhci, "underrun event on endpoint\n");
2328                 if (!list_empty(&ep_ring->td_list))
2329                         xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2330                                         "still with TDs queued?\n",
2331                                  TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2332                                  ep_index);
2333                 goto cleanup;
2334         case COMP_OVERRUN:
2335                 xhci_dbg(xhci, "overrun event on endpoint\n");
2336                 if (!list_empty(&ep_ring->td_list))
2337                         xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2338                                         "still with TDs queued?\n",
2339                                  TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2340                                  ep_index);
2341                 goto cleanup;
2342         case COMP_DEV_ERR:
2343                 xhci_warn(xhci, "WARN: detect an incompatible device");
2344                 status = -EPROTO;
2345                 break;
2346         case COMP_MISSED_INT:
2347                 /*
2348                  * When encounter missed service error, one or more isoc tds
2349                  * may be missed by xHC.
2350                  * Set skip flag of the ep_ring; Complete the missed tds as
2351                  * short transfer when process the ep_ring next time.
2352                  */
2353                 ep->skip = true;
2354                 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2355                 goto cleanup;
2356         default:
2357                 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
2358                         status = 0;
2359                         break;
2360                 }
2361                 xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
2362                                 "busted\n");
2363                 goto cleanup;
2364         }
2365
2366         do {
2367                 /* This TRB should be in the TD at the head of this ring's
2368                  * TD list.
2369                  */
2370                 if (list_empty(&ep_ring->td_list)) {
2371                         /*
2372                          * A stopped endpoint may generate an extra completion
2373                          * event if the device was suspended.  Don't print
2374                          * warnings.
2375                          */
2376                         if (!(trb_comp_code == COMP_STOP ||
2377                                                 trb_comp_code == COMP_STOP_INVAL)) {
2378                                 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2379                                                 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2380                                                 ep_index);
2381                                 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
2382                                                 (le32_to_cpu(event->flags) &
2383                                                  TRB_TYPE_BITMASK)>>10);
2384                                 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2385                         }
2386                         if (ep->skip) {
2387                                 ep->skip = false;
2388                                 xhci_dbg(xhci, "td_list is empty while skip "
2389                                                 "flag set. Clear skip flag.\n");
2390                         }
2391                         ret = 0;
2392                         goto cleanup;
2393                 }
2394
2395                 /* We've skipped all the TDs on the ep ring when ep->skip set */
2396                 if (ep->skip && td_num == 0) {
2397                         ep->skip = false;
2398                         xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2399                                                 "Clear skip flag.\n");
2400                         ret = 0;
2401                         goto cleanup;
2402                 }
2403
2404                 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
2405                 if (ep->skip)
2406                         td_num--;
2407
2408                 /* Is this a TRB in the currently executing TD? */
2409                 event_seg = trb_in_td(xhci, ep_ring->deq_seg, ep_ring->dequeue,
2410                                 td->last_trb, event_dma, false);
2411
2412                 /*
2413                  * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2414                  * is not in the current TD pointed by ep_ring->dequeue because
2415                  * that the hardware dequeue pointer still at the previous TRB
2416                  * of the current TD. The previous TRB maybe a Link TD or the
2417                  * last TRB of the previous TD. The command completion handle
2418                  * will take care the rest.
2419                  */
2420                 if (!event_seg && (trb_comp_code == COMP_STOP ||
2421                                    trb_comp_code == COMP_STOP_INVAL)) {
2422                         ret = 0;
2423                         goto cleanup;
2424                 }
2425
2426                 if (!event_seg) {
2427                         if (!ep->skip ||
2428                             !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
2429                                 /* Some host controllers give a spurious
2430                                  * successful event after a short transfer.
2431                                  * Ignore it.
2432                                  */
2433                                 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2434                                                 ep_ring->last_td_was_short) {
2435                                         ep_ring->last_td_was_short = false;
2436                                         ret = 0;
2437                                         goto cleanup;
2438                                 }
2439                                 /* HC is busted, give up! */
2440                                 xhci_err(xhci,
2441                                         "ERROR Transfer event TRB DMA ptr not "
2442                                         "part of current TD ep_index %d "
2443                                         "comp_code %u\n", ep_index,
2444                                         trb_comp_code);
2445                                 trb_in_td(xhci, ep_ring->deq_seg,
2446                                           ep_ring->dequeue, td->last_trb,
2447                                           event_dma, true);
2448                                 return -ESHUTDOWN;
2449                         }
2450
2451                         ret = skip_isoc_td(xhci, td, event, ep, &status);
2452                         goto cleanup;
2453                 }
2454                 if (trb_comp_code == COMP_SHORT_TX)
2455                         ep_ring->last_td_was_short = true;
2456                 else
2457                         ep_ring->last_td_was_short = false;
2458
2459                 if (ep->skip) {
2460                         xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2461                         ep->skip = false;
2462                 }
2463
2464                 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
2465                                                 sizeof(*event_trb)];
2466                 /*
2467                  * No-op TRB should not trigger interrupts.
2468                  * If event_trb is a no-op TRB, it means the
2469                  * corresponding TD has been cancelled. Just ignore
2470                  * the TD.
2471                  */
2472                 if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
2473                         xhci_dbg(xhci,
2474                                  "event_trb is a no-op TRB. Skip it\n");
2475                         goto cleanup;
2476                 }
2477
2478                 /* Now update the urb's actual_length and give back to
2479                  * the core
2480                  */
2481                 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2482                         ret = process_ctrl_td(xhci, td, event_trb, event, ep,
2483                                                  &status);
2484                 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2485                         ret = process_isoc_td(xhci, td, event_trb, event, ep,
2486                                                  &status);
2487                 else
2488                         ret = process_bulk_intr_td(xhci, td, event_trb, event,
2489                                                  ep, &status);
2490
2491 cleanup:
2492                 /*
2493                  * Do not update event ring dequeue pointer if ep->skip is set.
2494                  * Will roll back to continue process missed tds.
2495                  */
2496                 if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
2497                         inc_deq(xhci, xhci->event_ring);
2498                 }
2499
2500                 if (ret) {
2501                         urb = td->urb;
2502                         urb_priv = urb->hcpriv;
2503
2504                         xhci_urb_free_priv(xhci, urb_priv);
2505
2506                         usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
2507                         if ((urb->actual_length != urb->transfer_buffer_length &&
2508                                                 (urb->transfer_flags &
2509                                                  URB_SHORT_NOT_OK)) ||
2510                                         (status != 0 &&
2511                                          !usb_endpoint_xfer_isoc(&urb->ep->desc)))
2512                                 xhci_dbg(xhci, "Giveback URB %p, len = %d, "
2513                                                 "expected = %d, status = %d\n",
2514                                                 urb, urb->actual_length,
2515                                                 urb->transfer_buffer_length,
2516                                                 status);
2517                         spin_unlock(&xhci->lock);
2518                         /* EHCI, UHCI, and OHCI always unconditionally set the
2519                          * urb->status of an isochronous endpoint to 0.
2520                          */
2521                         if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2522                                 status = 0;
2523                         usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
2524                         spin_lock(&xhci->lock);
2525                 }
2526
2527         /*
2528          * If ep->skip is set, it means there are missed tds on the
2529          * endpoint ring need to take care of.
2530          * Process them as short transfer until reach the td pointed by
2531          * the event.
2532          */
2533         } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
2534
2535         return 0;
2536 }
2537
2538 /*
2539  * This function handles all OS-owned events on the event ring.  It may drop
2540  * xhci->lock between event processing (e.g. to pass up port status changes).
2541  * Returns >0 for "possibly more events to process" (caller should call again),
2542  * otherwise 0 if done.  In future, <0 returns should indicate error code.
2543  */
2544 static int xhci_handle_event(struct xhci_hcd *xhci)
2545 {
2546         union xhci_trb *event;
2547         int update_ptrs = 1;
2548         int ret;
2549
2550         if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2551                 xhci->error_bitmask |= 1 << 1;
2552                 return 0;
2553         }
2554
2555         event = xhci->event_ring->dequeue;
2556         /* Does the HC or OS own the TRB? */
2557         if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2558             xhci->event_ring->cycle_state) {
2559                 xhci->error_bitmask |= 1 << 2;
2560                 return 0;
2561         }
2562
2563         /*
2564          * Barrier between reading the TRB_CYCLE (valid) flag above and any
2565          * speculative reads of the event's flags/data below.
2566          */
2567         rmb();
2568         /* FIXME: Handle more event types. */
2569         switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
2570         case TRB_TYPE(TRB_COMPLETION):
2571                 handle_cmd_completion(xhci, &event->event_cmd);
2572                 break;
2573         case TRB_TYPE(TRB_PORT_STATUS):
2574                 handle_port_status(xhci, event);
2575                 update_ptrs = 0;
2576                 break;
2577         case TRB_TYPE(TRB_TRANSFER):
2578                 ret = handle_tx_event(xhci, &event->trans_event);
2579                 if (ret < 0)
2580                         xhci->error_bitmask |= 1 << 9;
2581                 else
2582                         update_ptrs = 0;
2583                 break;
2584         case TRB_TYPE(TRB_DEV_NOTE):
2585                 handle_device_notification(xhci, event);
2586                 break;
2587         default:
2588                 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2589                     TRB_TYPE(48))
2590                         handle_vendor_event(xhci, event);
2591                 else
2592                         xhci->error_bitmask |= 1 << 3;
2593         }
2594         /* Any of the above functions may drop and re-acquire the lock, so check
2595          * to make sure a watchdog timer didn't mark the host as non-responsive.
2596          */
2597         if (xhci->xhc_state & XHCI_STATE_DYING) {
2598                 xhci_dbg(xhci, "xHCI host dying, returning from "
2599                                 "event handler.\n");
2600                 return 0;
2601         }
2602
2603         if (update_ptrs)
2604                 /* Update SW event ring dequeue pointer */
2605                 inc_deq(xhci, xhci->event_ring);
2606
2607         /* Are there more items on the event ring?  Caller will call us again to
2608          * check.
2609          */
2610         return 1;
2611 }
2612
2613 /*
2614  * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2615  * we might get bad data out of the event ring.  Section 4.10.2.7 has a list of
2616  * indicators of an event TRB error, but we check the status *first* to be safe.
2617  */
2618 irqreturn_t xhci_irq(struct usb_hcd *hcd)
2619 {
2620         struct xhci_hcd *xhci = hcd_to_xhci(hcd);
2621         u32 status;
2622         u64 temp_64;
2623         union xhci_trb *event_ring_deq;
2624         dma_addr_t deq;
2625
2626         spin_lock(&xhci->lock);
2627         /* Check if the xHC generated the interrupt, or the irq is shared */
2628         status = readl(&xhci->op_regs->status);
2629         if (status == 0xffffffff)
2630                 goto hw_died;
2631
2632         if (!(status & STS_EINT)) {
2633                 spin_unlock(&xhci->lock);
2634                 return IRQ_NONE;
2635         }
2636         if (status & STS_FATAL) {
2637                 xhci_warn(xhci, "WARNING: Host System Error\n");
2638                 xhci_halt(xhci);
2639 hw_died:
2640                 spin_unlock(&xhci->lock);
2641                 return -ESHUTDOWN;
2642         }
2643
2644         /*
2645          * Clear the op reg interrupt status first,
2646          * so we can receive interrupts from other MSI-X interrupters.
2647          * Write 1 to clear the interrupt status.
2648          */
2649         status |= STS_EINT;
2650         writel(status, &xhci->op_regs->status);
2651         /* FIXME when MSI-X is supported and there are multiple vectors */
2652         /* Clear the MSI-X event interrupt status */
2653
2654         if (hcd->irq) {
2655                 u32 irq_pending;
2656                 /* Acknowledge the PCI interrupt */
2657                 irq_pending = readl(&xhci->ir_set->irq_pending);
2658                 irq_pending |= IMAN_IP;
2659                 writel(irq_pending, &xhci->ir_set->irq_pending);
2660         }
2661
2662         if (xhci->xhc_state & XHCI_STATE_DYING) {
2663                 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2664                                 "Shouldn't IRQs be disabled?\n");
2665                 /* Clear the event handler busy flag (RW1C);
2666                  * the event ring should be empty.
2667                  */
2668                 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2669                 xhci_write_64(xhci, temp_64 | ERST_EHB,
2670                                 &xhci->ir_set->erst_dequeue);
2671                 spin_unlock(&xhci->lock);
2672
2673                 return IRQ_HANDLED;
2674         }
2675
2676         event_ring_deq = xhci->event_ring->dequeue;
2677         /* FIXME this should be a delayed service routine
2678          * that clears the EHB.
2679          */
2680         while (xhci_handle_event(xhci) > 0) {}
2681
2682         temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2683         /* If necessary, update the HW's version of the event ring deq ptr. */
2684         if (event_ring_deq != xhci->event_ring->dequeue) {
2685                 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2686                                 xhci->event_ring->dequeue);
2687                 if (deq == 0)
2688                         xhci_warn(xhci, "WARN something wrong with SW event "
2689                                         "ring dequeue ptr.\n");
2690                 /* Update HC event ring dequeue pointer */
2691                 temp_64 &= ERST_PTR_MASK;
2692                 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2693         }
2694
2695         /* Clear the event handler busy flag (RW1C); event ring is empty. */
2696         temp_64 |= ERST_EHB;
2697         xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
2698
2699         spin_unlock(&xhci->lock);
2700
2701         return IRQ_HANDLED;
2702 }
2703
2704 irqreturn_t xhci_msi_irq(int irq, void *hcd)
2705 {
2706         return xhci_irq(hcd);
2707 }
2708
2709 /****           Endpoint Ring Operations        ****/
2710
2711 /*
2712  * Generic function for queueing a TRB on a ring.
2713  * The caller must have checked to make sure there's room on the ring.
2714  *
2715  * @more_trbs_coming:   Will you enqueue more TRBs before calling
2716  *                      prepare_transfer()?
2717  */
2718 static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
2719                 bool more_trbs_coming,
2720                 u32 field1, u32 field2, u32 field3, u32 field4)
2721 {
2722         struct xhci_generic_trb *trb;
2723
2724         trb = &ring->enqueue->generic;
2725         trb->field[0] = cpu_to_le32(field1);
2726         trb->field[1] = cpu_to_le32(field2);
2727         trb->field[2] = cpu_to_le32(field3);
2728         trb->field[3] = cpu_to_le32(field4);
2729         inc_enq(xhci, ring, more_trbs_coming);
2730 }
2731
2732 /*
2733  * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2734  * FIXME allocate segments if the ring is full.
2735  */
2736 static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
2737                 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
2738 {
2739         unsigned int num_trbs_needed;
2740
2741         /* Make sure the endpoint has been added to xHC schedule */
2742         switch (ep_state) {
2743         case EP_STATE_DISABLED:
2744                 /*
2745                  * USB core changed config/interfaces without notifying us,
2746                  * or hardware is reporting the wrong state.
2747                  */
2748                 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2749                 return -ENOENT;
2750         case EP_STATE_ERROR:
2751                 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
2752                 /* FIXME event handling code for error needs to clear it */
2753                 /* XXX not sure if this should be -ENOENT or not */
2754                 return -EINVAL;
2755         case EP_STATE_HALTED:
2756                 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
2757         case EP_STATE_STOPPED:
2758         case EP_STATE_RUNNING:
2759                 break;
2760         default:
2761                 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2762                 /*
2763                  * FIXME issue Configure Endpoint command to try to get the HC
2764                  * back into a known state.
2765                  */
2766                 return -EINVAL;
2767         }
2768
2769         while (1) {
2770                 if (room_on_ring(xhci, ep_ring, num_trbs))
2771                         break;
2772
2773                 if (ep_ring == xhci->cmd_ring) {
2774                         xhci_err(xhci, "Do not support expand command ring\n");
2775                         return -ENOMEM;
2776                 }
2777
2778                 xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
2779                                 "ERROR no room on ep ring, try ring expansion");
2780                 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2781                 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2782                                         mem_flags)) {
2783                         xhci_err(xhci, "Ring expansion failed\n");
2784                         return -ENOMEM;
2785                 }
2786         }
2787
2788         if (enqueue_is_link_trb(ep_ring)) {
2789                 struct xhci_ring *ring = ep_ring;
2790                 union xhci_trb *next;
2791
2792                 next = ring->enqueue;
2793
2794                 while (last_trb(xhci, ring, ring->enq_seg, next)) {
2795                         /* If we're not dealing with 0.95 hardware or isoc rings
2796                          * on AMD 0.96 host, clear the chain bit.
2797                          */
2798                         if (!xhci_link_trb_quirk(xhci) &&
2799                                         !(ring->type == TYPE_ISOC &&
2800                                          (xhci->quirks & XHCI_AMD_0x96_HOST)))
2801                                 next->link.control &= cpu_to_le32(~TRB_CHAIN);
2802                         else
2803                                 next->link.control |= cpu_to_le32(TRB_CHAIN);
2804
2805                         wmb();
2806                         next->link.control ^= cpu_to_le32(TRB_CYCLE);
2807
2808                         /* Toggle the cycle bit after the last ring segment. */
2809                         if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
2810                                 ring->cycle_state = (ring->cycle_state ? 0 : 1);
2811                         }
2812                         ring->enq_seg = ring->enq_seg->next;
2813                         ring->enqueue = ring->enq_seg->trbs;
2814                         next = ring->enqueue;
2815                 }
2816         }
2817
2818         return 0;
2819 }
2820
2821 static int prepare_transfer(struct xhci_hcd *xhci,
2822                 struct xhci_virt_device *xdev,
2823                 unsigned int ep_index,
2824                 unsigned int stream_id,
2825                 unsigned int num_trbs,
2826                 struct urb *urb,
2827                 unsigned int td_index,
2828                 gfp_t mem_flags)
2829 {
2830         int ret;
2831         struct urb_priv *urb_priv;
2832         struct xhci_td  *td;
2833         struct xhci_ring *ep_ring;
2834         struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
2835
2836         ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2837         if (!ep_ring) {
2838                 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2839                                 stream_id);
2840                 return -EINVAL;
2841         }
2842
2843         ret = prepare_ring(xhci, ep_ring,
2844                            le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
2845                            num_trbs, mem_flags);
2846         if (ret)
2847                 return ret;
2848
2849         urb_priv = urb->hcpriv;
2850         td = urb_priv->td[td_index];
2851
2852         INIT_LIST_HEAD(&td->td_list);
2853         INIT_LIST_HEAD(&td->cancelled_td_list);
2854
2855         if (td_index == 0) {
2856                 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
2857                 if (unlikely(ret))
2858                         return ret;
2859         }
2860
2861         td->urb = urb;
2862         /* Add this TD to the tail of the endpoint ring's TD list */
2863         list_add_tail(&td->td_list, &ep_ring->td_list);
2864         td->start_seg = ep_ring->enq_seg;
2865         td->first_trb = ep_ring->enqueue;
2866
2867         urb_priv->td[td_index] = td;
2868
2869         return 0;
2870 }
2871
2872 static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
2873 {
2874         int num_sgs, num_trbs, running_total, temp, i;
2875         struct scatterlist *sg;
2876
2877         sg = NULL;
2878         num_sgs = urb->num_mapped_sgs;
2879         temp = urb->transfer_buffer_length;
2880
2881         num_trbs = 0;
2882         for_each_sg(urb->sg, sg, num_sgs, i) {
2883                 unsigned int len = sg_dma_len(sg);
2884
2885                 /* Scatter gather list entries may cross 64KB boundaries */
2886                 running_total = TRB_MAX_BUFF_SIZE -
2887                         (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
2888                 running_total &= TRB_MAX_BUFF_SIZE - 1;
2889                 if (running_total != 0)
2890                         num_trbs++;
2891
2892                 /* How many more 64KB chunks to transfer, how many more TRBs? */
2893                 while (running_total < sg_dma_len(sg) && running_total < temp) {
2894                         num_trbs++;
2895                         running_total += TRB_MAX_BUFF_SIZE;
2896                 }
2897                 len = min_t(int, len, temp);
2898                 temp -= len;
2899                 if (temp == 0)
2900                         break;
2901         }
2902         return num_trbs;
2903 }
2904
2905 static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
2906 {
2907         if (num_trbs != 0)
2908                 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
2909                                 "TRBs, %d left\n", __func__,
2910                                 urb->ep->desc.bEndpointAddress, num_trbs);
2911         if (running_total != urb->transfer_buffer_length)
2912                 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
2913                                 "queued %#x (%d), asked for %#x (%d)\n",
2914                                 __func__,
2915                                 urb->ep->desc.bEndpointAddress,
2916                                 running_total, running_total,
2917                                 urb->transfer_buffer_length,
2918                                 urb->transfer_buffer_length);
2919 }
2920
2921 static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
2922                 unsigned int ep_index, unsigned int stream_id, int start_cycle,
2923                 struct xhci_generic_trb *start_trb)
2924 {
2925         /*
2926          * Pass all the TRBs to the hardware at once and make sure this write
2927          * isn't reordered.
2928          */
2929         wmb();
2930         if (start_cycle)
2931                 start_trb->field[3] |= cpu_to_le32(start_cycle);
2932         else
2933                 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
2934         xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
2935 }
2936
2937 /*
2938  * xHCI uses normal TRBs for both bulk and interrupt.  When the interrupt
2939  * endpoint is to be serviced, the xHC will consume (at most) one TD.  A TD
2940  * (comprised of sg list entries) can take several service intervals to
2941  * transmit.
2942  */
2943 int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
2944                 struct urb *urb, int slot_id, unsigned int ep_index)
2945 {
2946         struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
2947                         xhci->devs[slot_id]->out_ctx, ep_index);
2948         int xhci_interval;
2949         int ep_interval;
2950
2951         xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
2952         ep_interval = urb->interval;
2953         /* Convert to microframes */
2954         if (urb->dev->speed == USB_SPEED_LOW ||
2955                         urb->dev->speed == USB_SPEED_FULL)
2956                 ep_interval *= 8;
2957         /* FIXME change this to a warning and a suggestion to use the new API
2958          * to set the polling interval (once the API is added).
2959          */
2960         if (xhci_interval != ep_interval) {
2961                 dev_dbg_ratelimited(&urb->dev->dev,
2962                                 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
2963                                 ep_interval, ep_interval == 1 ? "" : "s",
2964                                 xhci_interval, xhci_interval == 1 ? "" : "s");
2965                 urb->interval = xhci_interval;
2966                 /* Convert back to frames for LS/FS devices */
2967                 if (urb->dev->speed == USB_SPEED_LOW ||
2968                                 urb->dev->speed == USB_SPEED_FULL)
2969                         urb->interval /= 8;
2970         }
2971         return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
2972 }
2973
2974 /*
2975  * The TD size is the number of bytes remaining in the TD (including this TRB),
2976  * right shifted by 10.
2977  * It must fit in bits 21:17, so it can't be bigger than 31.
2978  */
2979 static u32 xhci_td_remainder(unsigned int remainder)
2980 {
2981         u32 max = (1 << (21 - 17 + 1)) - 1;
2982
2983         if ((remainder >> 10) >= max)
2984                 return max << 17;
2985         else
2986                 return (remainder >> 10) << 17;
2987 }
2988
2989 /*
2990  * For xHCI 1.0 host controllers, TD size is the number of max packet sized
2991  * packets remaining in the TD (*not* including this TRB).
2992  *
2993  * Total TD packet count = total_packet_count =
2994  *     DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
2995  *
2996  * Packets transferred up to and including this TRB = packets_transferred =
2997  *     rounddown(total bytes transferred including this TRB / wMaxPacketSize)
2998  *
2999  * TD size = total_packet_count - packets_transferred
3000  *
3001  * It must fit in bits 21:17, so it can't be bigger than 31.
3002  * The last TRB in a TD must have the TD size set to zero.
3003  */
3004 static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
3005                 unsigned int total_packet_count, struct urb *urb,
3006                 unsigned int num_trbs_left)
3007 {
3008         int packets_transferred;
3009
3010         /* One TRB with a zero-length data packet. */
3011         if (num_trbs_left == 0 || (running_total == 0 && trb_buff_len == 0))
3012                 return 0;
3013
3014         /* All the TRB queueing functions don't count the current TRB in
3015          * running_total.
3016          */
3017         packets_transferred = (running_total + trb_buff_len) /
3018                 GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
3019
3020         if ((total_packet_count - packets_transferred) > 31)
3021                 return 31 << 17;
3022         return (total_packet_count - packets_transferred) << 17;
3023 }
3024
3025 static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3026                 struct urb *urb, int slot_id, unsigned int ep_index)
3027 {
3028         struct xhci_ring *ep_ring;
3029         unsigned int num_trbs;
3030         struct urb_priv *urb_priv;
3031         struct xhci_td *td;
3032         struct scatterlist *sg;
3033         int num_sgs;
3034         int trb_buff_len, this_sg_len, running_total;
3035         unsigned int total_packet_count;
3036         bool first_trb;
3037         u64 addr;
3038         bool more_trbs_coming;
3039
3040         struct xhci_generic_trb *start_trb;
3041         int start_cycle;
3042
3043         ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3044         if (!ep_ring)
3045                 return -EINVAL;
3046
3047         num_trbs = count_sg_trbs_needed(xhci, urb);
3048         num_sgs = urb->num_mapped_sgs;
3049         total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
3050                         usb_endpoint_maxp(&urb->ep->desc));
3051
3052         trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
3053                         ep_index, urb->stream_id,
3054                         num_trbs, urb, 0, mem_flags);
3055         if (trb_buff_len < 0)
3056                 return trb_buff_len;
3057
3058         urb_priv = urb->hcpriv;
3059         td = urb_priv->td[0];
3060
3061         /*
3062          * Don't give the first TRB to the hardware (by toggling the cycle bit)
3063          * until we've finished creating all the other TRBs.  The ring's cycle
3064          * state may change as we enqueue the other TRBs, so save it too.
3065          */
3066         start_trb = &ep_ring->enqueue->generic;
3067         start_cycle = ep_ring->cycle_state;
3068
3069         running_total = 0;
3070         /*
3071          * How much data is in the first TRB?
3072          *
3073          * There are three forces at work for TRB buffer pointers and lengths:
3074          * 1. We don't want to walk off the end of this sg-list entry buffer.
3075          * 2. The transfer length that the driver requested may be smaller than
3076          *    the amount of memory allocated for this scatter-gather list.
3077          * 3. TRBs buffers can't cross 64KB boundaries.
3078          */
3079         sg = urb->sg;
3080         addr = (u64) sg_dma_address(sg);
3081         this_sg_len = sg_dma_len(sg);
3082         trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
3083         trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3084         if (trb_buff_len > urb->transfer_buffer_length)
3085                 trb_buff_len = urb->transfer_buffer_length;
3086
3087         first_trb = true;
3088         /* Queue the first TRB, even if it's zero-length */
3089         do {
3090                 u32 field = 0;
3091                 u32 length_field = 0;
3092                 u32 remainder = 0;
3093
3094                 /* Don't change the cycle bit of the first TRB until later */
3095                 if (first_trb) {
3096                         first_trb = false;
3097                         if (start_cycle == 0)
3098                                 field |= 0x1;
3099                 } else
3100                         field |= ep_ring->cycle_state;
3101
3102                 /* Chain all the TRBs together; clear the chain bit in the last
3103                  * TRB to indicate it's the last TRB in the chain.
3104                  */
3105                 if (num_trbs > 1) {
3106                         field |= TRB_CHAIN;
3107                 } else {
3108                         /* FIXME - add check for ZERO_PACKET flag before this */
3109                         td->last_trb = ep_ring->enqueue;
3110                         field |= TRB_IOC;
3111                 }
3112
3113                 /* Only set interrupt on short packet for IN endpoints */
3114                 if (usb_urb_dir_in(urb))
3115                         field |= TRB_ISP;
3116
3117                 if (TRB_MAX_BUFF_SIZE -
3118                                 (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
3119                         xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
3120                         xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
3121                                         (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
3122                                         (unsigned int) addr + trb_buff_len);
3123                 }
3124
3125                 /* Set the TRB length, TD size, and interrupter fields. */
3126                 if (xhci->hci_version < 0x100) {
3127                         remainder = xhci_td_remainder(
3128                                         urb->transfer_buffer_length -
3129                                         running_total);
3130                 } else {
3131                         remainder = xhci_v1_0_td_remainder(running_total,
3132                                         trb_buff_len, total_packet_count, urb,
3133                                         num_trbs - 1);
3134                 }
3135                 length_field = TRB_LEN(trb_buff_len) |
3136                         remainder |
3137                         TRB_INTR_TARGET(0);
3138
3139                 if (num_trbs > 1)
3140                         more_trbs_coming = true;
3141                 else
3142                         more_trbs_coming = false;
3143                 queue_trb(xhci, ep_ring, more_trbs_coming,
3144                                 lower_32_bits(addr),
3145                                 upper_32_bits(addr),
3146                                 length_field,
3147                                 field | TRB_TYPE(TRB_NORMAL));
3148                 --num_trbs;
3149                 running_total += trb_buff_len;
3150
3151                 /* Calculate length for next transfer --
3152                  * Are we done queueing all the TRBs for this sg entry?
3153                  */
3154                 this_sg_len -= trb_buff_len;
3155                 if (this_sg_len == 0) {
3156                         --num_sgs;
3157                         if (num_sgs == 0)
3158                                 break;
3159                         sg = sg_next(sg);
3160                         addr = (u64) sg_dma_address(sg);
3161                         this_sg_len = sg_dma_len(sg);
3162                 } else {
3163                         addr += trb_buff_len;
3164                 }
3165
3166                 trb_buff_len = TRB_MAX_BUFF_SIZE -
3167                         (addr & (TRB_MAX_BUFF_SIZE - 1));
3168                 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3169                 if (running_total + trb_buff_len > urb->transfer_buffer_length)
3170                         trb_buff_len =
3171                                 urb->transfer_buffer_length - running_total;
3172         } while (running_total < urb->transfer_buffer_length);
3173
3174         check_trb_math(urb, num_trbs, running_total);
3175         giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3176                         start_cycle, start_trb);
3177         return 0;
3178 }
3179
3180 /* This is very similar to what ehci-q.c qtd_fill() does */
3181 int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3182                 struct urb *urb, int slot_id, unsigned int ep_index)
3183 {
3184         struct xhci_ring *ep_ring;
3185         struct urb_priv *urb_priv;
3186         struct xhci_td *td;
3187         int num_trbs;
3188         struct xhci_generic_trb *start_trb;
3189         bool first_trb;
3190         bool more_trbs_coming;
3191         int start_cycle;
3192         u32 field, length_field;
3193
3194         int running_total, trb_buff_len, ret;
3195         unsigned int total_packet_count;
3196         u64 addr;
3197
3198         if (urb->num_sgs)
3199                 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
3200
3201         ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3202         if (!ep_ring)
3203                 return -EINVAL;
3204
3205         num_trbs = 0;
3206         /* How much data is (potentially) left before the 64KB boundary? */
3207         running_total = TRB_MAX_BUFF_SIZE -
3208                 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
3209         running_total &= TRB_MAX_BUFF_SIZE - 1;
3210
3211         /* If there's some data on this 64KB chunk, or we have to send a
3212          * zero-length transfer, we need at least one TRB
3213          */
3214         if (running_total != 0 || urb->transfer_buffer_length == 0)
3215                 num_trbs++;
3216         /* How many more 64KB chunks to transfer, how many more TRBs? */
3217         while (running_total < urb->transfer_buffer_length) {
3218                 num_trbs++;
3219                 running_total += TRB_MAX_BUFF_SIZE;
3220         }
3221         /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
3222
3223         ret = prepare_transfer(xhci, xhci->devs[slot_id],
3224                         ep_index, urb->stream_id,
3225                         num_trbs, urb, 0, mem_flags);
3226         if (ret < 0)
3227                 return ret;
3228
3229         urb_priv = urb->hcpriv;
3230         td = urb_priv->td[0];
3231
3232         /*
3233          * Don't give the first TRB to the hardware (by toggling the cycle bit)
3234          * until we've finished creating all the other TRBs.  The ring's cycle
3235          * state may change as we enqueue the other TRBs, so save it too.
3236          */
3237         start_trb = &ep_ring->enqueue->generic;
3238         start_cycle = ep_ring->cycle_state;
3239
3240         running_total = 0;
3241         total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
3242                         usb_endpoint_maxp(&urb->ep->desc));
3243         /* How much data is in the first TRB? */
3244         addr = (u64) urb->transfer_dma;
3245         trb_buff_len = TRB_MAX_BUFF_SIZE -
3246                 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
3247         if (trb_buff_len > urb->transfer_buffer_length)
3248                 trb_buff_len = urb->transfer_buffer_length;
3249
3250         first_trb = true;
3251
3252         /* Queue the first TRB, even if it's zero-length */
3253         do {
3254                 u32 remainder = 0;
3255                 field = 0;
3256
3257                 /* Don't change the cycle bit of the first TRB until later */
3258                 if (first_trb) {
3259                         first_trb = false;
3260                         if (start_cycle == 0)
3261                                 field |= 0x1;
3262                 } else
3263                         field |= ep_ring->cycle_state;
3264
3265                 /* Chain all the TRBs together; clear the chain bit in the last
3266                  * TRB to indicate it's the last TRB in the chain.
3267                  */
3268                 if (num_trbs > 1) {
3269                         field |= TRB_CHAIN;
3270                 } else {
3271                         /* FIXME - add check for ZERO_PACKET flag before this */
3272                         td->last_trb = ep_ring->enqueue;
3273                         field |= TRB_IOC;
3274                 }
3275
3276                 /* Only set interrupt on short packet for IN endpoints */
3277                 if (usb_urb_dir_in(urb))
3278                         field |= TRB_ISP;
3279
3280                 /* Set the TRB length, TD size, and interrupter fields. */
3281                 if (xhci->hci_version < 0x100) {
3282                         remainder = xhci_td_remainder(
3283                                         urb->transfer_buffer_length -
3284                                         running_total);
3285                 } else {
3286                         remainder = xhci_v1_0_td_remainder(running_total,
3287                                         trb_buff_len, total_packet_count, urb,
3288                                         num_trbs - 1);
3289                 }
3290                 length_field = TRB_LEN(trb_buff_len) |
3291                         remainder |
3292                         TRB_INTR_TARGET(0);
3293
3294                 if (num_trbs > 1)
3295                         more_trbs_coming = true;
3296                 else
3297                         more_trbs_coming = false;
3298                 queue_trb(xhci, ep_ring, more_trbs_coming,
3299                                 lower_32_bits(addr),
3300                                 upper_32_bits(addr),
3301                                 length_field,
3302                                 field | TRB_TYPE(TRB_NORMAL));
3303                 --num_trbs;
3304                 running_total += trb_buff_len;
3305
3306                 /* Calculate length for next transfer */
3307                 addr += trb_buff_len;
3308                 trb_buff_len = urb->transfer_buffer_length - running_total;
3309                 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
3310                         trb_buff_len = TRB_MAX_BUFF_SIZE;
3311         } while (running_total < urb->transfer_buffer_length);
3312
3313         check_trb_math(urb, num_trbs, running_total);
3314         giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3315                         start_cycle, start_trb);
3316         return 0;
3317 }
3318
3319 /* Caller must have locked xhci->lock */
3320 int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3321                 struct urb *urb, int slot_id, unsigned int ep_index)
3322 {
3323         struct xhci_ring *ep_ring;
3324         int num_trbs;
3325         int ret;
3326         struct usb_ctrlrequest *setup;
3327         struct xhci_generic_trb *start_trb;
3328         int start_cycle;
3329         u32 field, length_field;
3330         struct urb_priv *urb_priv;
3331         struct xhci_td *td;
3332
3333         ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3334         if (!ep_ring)
3335                 return -EINVAL;
3336
3337         /*
3338          * Need to copy setup packet into setup TRB, so we can't use the setup
3339          * DMA address.
3340          */
3341         if (!urb->setup_packet)
3342                 return -EINVAL;
3343
3344         /* 1 TRB for setup, 1 for status */
3345         num_trbs = 2;
3346         /*
3347          * Don't need to check if we need additional event data and normal TRBs,
3348          * since data in control transfers will never get bigger than 16MB
3349          * XXX: can we get a buffer that crosses 64KB boundaries?
3350          */
3351         if (urb->transfer_buffer_length > 0)
3352                 num_trbs++;
3353         ret = prepare_transfer(xhci, xhci->devs[slot_id],
3354                         ep_index, urb->stream_id,
3355                         num_trbs, urb, 0, mem_flags);
3356         if (ret < 0)
3357                 return ret;
3358
3359         urb_priv = urb->hcpriv;
3360         td = urb_priv->td[0];
3361
3362         /*
3363          * Don't give the first TRB to the hardware (by toggling the cycle bit)
3364          * until we've finished creating all the other TRBs.  The ring's cycle
3365          * state may change as we enqueue the other TRBs, so save it too.
3366          */
3367         start_trb = &ep_ring->enqueue->generic;
3368         start_cycle = ep_ring->cycle_state;
3369
3370         /* Queue setup TRB - see section 6.4.1.2.1 */
3371         /* FIXME better way to translate setup_packet into two u32 fields? */
3372         setup = (struct usb_ctrlrequest *) urb->setup_packet;
3373         field = 0;
3374         field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3375         if (start_cycle == 0)
3376                 field |= 0x1;
3377
3378         /* xHCI 1.0 6.4.1.2.1: Transfer Type field */
3379         if (xhci->hci_version == 0x100) {
3380                 if (urb->transfer_buffer_length > 0) {
3381                         if (setup->bRequestType & USB_DIR_IN)
3382                                 field |= TRB_TX_TYPE(TRB_DATA_IN);
3383                         else
3384                                 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3385                 }
3386         }
3387
3388         queue_trb(xhci, ep_ring, true,
3389                   setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3390                   le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3391                   TRB_LEN(8) | TRB_INTR_TARGET(0),
3392                   /* Immediate data in pointer */
3393                   field);
3394
3395         /* If there's data, queue data TRBs */
3396         /* Only set interrupt on short packet for IN endpoints */
3397         if (usb_urb_dir_in(urb))
3398                 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3399         else
3400                 field = TRB_TYPE(TRB_DATA);
3401
3402         length_field = TRB_LEN(urb->transfer_buffer_length) |
3403                 xhci_td_remainder(urb->transfer_buffer_length) |
3404                 TRB_INTR_TARGET(0);
3405         if (urb->transfer_buffer_length > 0) {
3406                 if (setup->bRequestType & USB_DIR_IN)
3407                         field |= TRB_DIR_IN;
3408                 queue_trb(xhci, ep_ring, true,
3409                                 lower_32_bits(urb->transfer_dma),
3410                                 upper_32_bits(urb->transfer_dma),
3411                                 length_field,
3412                                 field | ep_ring->cycle_state);
3413         }
3414
3415         /* Save the DMA address of the last TRB in the TD */
3416         td->last_trb = ep_ring->enqueue;
3417
3418         /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3419         /* If the device sent data, the status stage is an OUT transfer */
3420         if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3421                 field = 0;
3422         else
3423                 field = TRB_DIR_IN;
3424         queue_trb(xhci, ep_ring, false,
3425                         0,
3426                         0,
3427                         TRB_INTR_TARGET(0),
3428                         /* Event on completion */
3429                         field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3430
3431         giveback_first_trb(xhci, slot_id, ep_index, 0,
3432                         start_cycle, start_trb);
3433         return 0;
3434 }
3435
3436 static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
3437                 struct urb *urb, int i)
3438 {
3439         int num_trbs = 0;
3440         u64 addr, td_len;
3441
3442         addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3443         td_len = urb->iso_frame_desc[i].length;
3444
3445         num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3446                         TRB_MAX_BUFF_SIZE);
3447         if (num_trbs == 0)
3448                 num_trbs++;
3449
3450         return num_trbs;
3451 }
3452
3453 /*
3454  * The transfer burst count field of the isochronous TRB defines the number of
3455  * bursts that are required to move all packets in this TD.  Only SuperSpeed
3456  * devices can burst up to bMaxBurst number of packets per service interval.
3457  * This field is zero based, meaning a value of zero in the field means one
3458  * burst.  Basically, for everything but SuperSpeed devices, this field will be
3459  * zero.  Only xHCI 1.0 host controllers support this field.
3460  */
3461 static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3462                 struct usb_device *udev,
3463                 struct urb *urb, unsigned int total_packet_count)
3464 {
3465         unsigned int max_burst;
3466
3467         if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
3468                 return 0;
3469
3470         max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3471         return DIV_ROUND_UP(total_packet_count, max_burst + 1) - 1;
3472 }
3473
3474 /*
3475  * Returns the number of packets in the last "burst" of packets.  This field is
3476  * valid for all speeds of devices.  USB 2.0 devices can only do one "burst", so
3477  * the last burst packet count is equal to the total number of packets in the
3478  * TD.  SuperSpeed endpoints can have up to 3 bursts.  All but the last burst
3479  * must contain (bMaxBurst + 1) number of packets, but the last burst can
3480  * contain 1 to (bMaxBurst + 1) packets.
3481  */
3482 static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3483                 struct usb_device *udev,
3484                 struct urb *urb, unsigned int total_packet_count)
3485 {
3486         unsigned int max_burst;
3487         unsigned int residue;
3488
3489         if (xhci->hci_version < 0x100)
3490                 return 0;
3491
3492         switch (udev->speed) {
3493         case USB_SPEED_SUPER:
3494                 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3495                 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3496                 residue = total_packet_count % (max_burst + 1);
3497                 /* If residue is zero, the last burst contains (max_burst + 1)
3498                  * number of packets, but the TLBPC field is zero-based.
3499                  */
3500                 if (residue == 0)
3501                         return max_burst;
3502                 return residue - 1;
3503         default:
3504                 if (total_packet_count == 0)
3505                         return 0;
3506                 return total_packet_count - 1;
3507         }
3508 }
3509
3510 /* This is for isoc transfer */
3511 static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3512                 struct urb *urb, int slot_id, unsigned int ep_index)
3513 {
3514         struct xhci_ring *ep_ring;
3515         struct urb_priv *urb_priv;
3516         struct xhci_td *td;
3517         int num_tds, trbs_per_td;
3518         struct xhci_generic_trb *start_trb;
3519         bool first_trb;
3520         int start_cycle;
3521         u32 field, length_field;
3522         int running_total, trb_buff_len, td_len, td_remain_len, ret;
3523         u64 start_addr, addr;
3524         int i, j;
3525         bool more_trbs_coming;
3526
3527         ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3528
3529         num_tds = urb->number_of_packets;
3530         if (num_tds < 1) {
3531                 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3532                 return -EINVAL;
3533         }
3534
3535         start_addr = (u64) urb->transfer_dma;
3536         start_trb = &ep_ring->enqueue->generic;
3537         start_cycle = ep_ring->cycle_state;
3538
3539         urb_priv = urb->hcpriv;
3540         /* Queue the first TRB, even if it's zero-length */
3541         for (i = 0; i < num_tds; i++) {
3542                 unsigned int total_packet_count;
3543                 unsigned int burst_count;
3544                 unsigned int residue;
3545
3546                 first_trb = true;
3547                 running_total = 0;
3548                 addr = start_addr + urb->iso_frame_desc[i].offset;
3549                 td_len = urb->iso_frame_desc[i].length;
3550                 td_remain_len = td_len;
3551                 total_packet_count = DIV_ROUND_UP(td_len,
3552                                 GET_MAX_PACKET(
3553                                         usb_endpoint_maxp(&urb->ep->desc)));
3554                 /* A zero-length transfer still involves at least one packet. */
3555                 if (total_packet_count == 0)
3556                         total_packet_count++;
3557                 burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
3558                                 total_packet_count);
3559                 residue = xhci_get_last_burst_packet_count(xhci,
3560                                 urb->dev, urb, total_packet_count);
3561
3562                 trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
3563
3564                 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
3565                                 urb->stream_id, trbs_per_td, urb, i, mem_flags);
3566                 if (ret < 0) {
3567                         if (i == 0)
3568                                 return ret;
3569                         goto cleanup;
3570                 }
3571
3572                 td = urb_priv->td[i];
3573                 for (j = 0; j < trbs_per_td; j++) {
3574                         u32 remainder = 0;
3575                         field = 0;
3576
3577                         if (first_trb) {
3578                                 field = TRB_TBC(burst_count) |
3579                                         TRB_TLBPC(residue);
3580                                 /* Queue the isoc TRB */
3581                                 field |= TRB_TYPE(TRB_ISOC);
3582                                 /* Assume URB_ISO_ASAP is set */
3583                                 field |= TRB_SIA;
3584                                 if (i == 0) {
3585                                         if (start_cycle == 0)
3586                                                 field |= 0x1;
3587                                 } else
3588                                         field |= ep_ring->cycle_state;
3589                                 first_trb = false;
3590                         } else {
3591                                 /* Queue other normal TRBs */
3592                                 field |= TRB_TYPE(TRB_NORMAL);
3593                                 field |= ep_ring->cycle_state;
3594                         }
3595
3596                         /* Only set interrupt on short packet for IN EPs */
3597                         if (usb_urb_dir_in(urb))
3598                                 field |= TRB_ISP;
3599
3600                         /* Chain all the TRBs together; clear the chain bit in
3601                          * the last TRB to indicate it's the last TRB in the
3602                          * chain.
3603                          */
3604                         if (j < trbs_per_td - 1) {
3605                                 field |= TRB_CHAIN;
3606                                 more_trbs_coming = true;
3607                         } else {
3608                                 td->last_trb = ep_ring->enqueue;
3609                                 field |= TRB_IOC;
3610                                 if (xhci->hci_version == 0x100 &&
3611                                                 !(xhci->quirks &
3612                                                         XHCI_AVOID_BEI)) {
3613                                         /* Set BEI bit except for the last td */
3614                                         if (i < num_tds - 1)
3615                                                 field |= TRB_BEI;
3616                                 }
3617                                 more_trbs_coming = false;
3618                         }
3619
3620                         /* Calculate TRB length */
3621                         trb_buff_len = TRB_MAX_BUFF_SIZE -
3622                                 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
3623                         if (trb_buff_len > td_remain_len)
3624                                 trb_buff_len = td_remain_len;
3625
3626                         /* Set the TRB length, TD size, & interrupter fields. */
3627                         if (xhci->hci_version < 0x100) {
3628                                 remainder = xhci_td_remainder(
3629                                                 td_len - running_total);
3630                         } else {
3631                                 remainder = xhci_v1_0_td_remainder(
3632                                                 running_total, trb_buff_len,
3633                                                 total_packet_count, urb,
3634                                                 (trbs_per_td - j - 1));
3635                         }
3636                         length_field = TRB_LEN(trb_buff_len) |
3637                                 remainder |
3638                                 TRB_INTR_TARGET(0);
3639
3640                         queue_trb(xhci, ep_ring, more_trbs_coming,
3641                                 lower_32_bits(addr),
3642                                 upper_32_bits(addr),
3643                                 length_field,
3644                                 field);
3645                         running_total += trb_buff_len;
3646
3647                         addr += trb_buff_len;
3648                         td_remain_len -= trb_buff_len;
3649                 }
3650
3651                 /* Check TD length */
3652                 if (running_total != td_len) {
3653                         xhci_err(xhci, "ISOC TD length unmatch\n");
3654                         ret = -EINVAL;
3655                         goto cleanup;
3656                 }
3657         }
3658
3659         if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3660                 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3661                         usb_amd_quirk_pll_disable();
3662         }
3663         xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3664
3665         giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3666                         start_cycle, start_trb);
3667         return 0;
3668 cleanup:
3669         /* Clean up a partially enqueued isoc transfer. */
3670
3671         for (i--; i >= 0; i--)
3672                 list_del_init(&urb_priv->td[i]->td_list);
3673
3674         /* Use the first TD as a temporary variable to turn the TDs we've queued
3675          * into No-ops with a software-owned cycle bit. That way the hardware
3676          * won't accidentally start executing bogus TDs when we partially
3677          * overwrite them.  td->first_trb and td->start_seg are already set.
3678          */
3679         urb_priv->td[0]->last_trb = ep_ring->enqueue;
3680         /* Every TRB except the first & last will have its cycle bit flipped. */
3681         td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3682
3683         /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3684         ep_ring->enqueue = urb_priv->td[0]->first_trb;
3685         ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3686         ep_ring->cycle_state = start_cycle;
3687         ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
3688         usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3689         return ret;
3690 }
3691
3692 /*
3693  * Check transfer ring to guarantee there is enough room for the urb.
3694  * Update ISO URB start_frame and interval.
3695  * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
3696  * update the urb->start_frame by now.
3697  * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
3698  */
3699 int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3700                 struct urb *urb, int slot_id, unsigned int ep_index)
3701 {
3702         struct xhci_virt_device *xdev;
3703         struct xhci_ring *ep_ring;
3704         struct xhci_ep_ctx *ep_ctx;
3705         int start_frame;
3706         int xhci_interval;
3707         int ep_interval;
3708         int num_tds, num_trbs, i;
3709         int ret;
3710
3711         xdev = xhci->devs[slot_id];
3712         ep_ring = xdev->eps[ep_index].ring;
3713         ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3714
3715         num_trbs = 0;
3716         num_tds = urb->number_of_packets;
3717         for (i = 0; i < num_tds; i++)
3718                 num_trbs += count_isoc_trbs_needed(xhci, urb, i);
3719
3720         /* Check the ring to guarantee there is enough room for the whole urb.
3721          * Do not insert any td of the urb to the ring if the check failed.
3722          */
3723         ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
3724                            num_trbs, mem_flags);
3725         if (ret)
3726                 return ret;
3727
3728         start_frame = readl(&xhci->run_regs->microframe_index);
3729         start_frame &= 0x3fff;
3730
3731         urb->start_frame = start_frame;
3732         if (urb->dev->speed == USB_SPEED_LOW ||
3733                         urb->dev->speed == USB_SPEED_FULL)
3734                 urb->start_frame >>= 3;
3735
3736         xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
3737         ep_interval = urb->interval;
3738         /* Convert to microframes */
3739         if (urb->dev->speed == USB_SPEED_LOW ||
3740                         urb->dev->speed == USB_SPEED_FULL)
3741                 ep_interval *= 8;
3742         /* FIXME change this to a warning and a suggestion to use the new API
3743          * to set the polling interval (once the API is added).
3744          */
3745         if (xhci_interval != ep_interval) {
3746                 dev_dbg_ratelimited(&urb->dev->dev,
3747                                 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3748                                 ep_interval, ep_interval == 1 ? "" : "s",
3749                                 xhci_interval, xhci_interval == 1 ? "" : "s");
3750                 urb->interval = xhci_interval;
3751                 /* Convert back to frames for LS/FS devices */
3752                 if (urb->dev->speed == USB_SPEED_LOW ||
3753                                 urb->dev->speed == USB_SPEED_FULL)
3754                         urb->interval /= 8;
3755         }
3756         ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3757
3758         return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
3759 }
3760
3761 /****           Command Ring Operations         ****/
3762
3763 /* Generic function for queueing a command TRB on the command ring.
3764  * Check to make sure there's room on the command ring for one command TRB.
3765  * Also check that there's room reserved for commands that must not fail.
3766  * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3767  * then only check for the number of reserved spots.
3768  * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3769  * because the command event handler may want to resubmit a failed command.
3770  */
3771 static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
3772                          u32 field1, u32 field2,
3773                          u32 field3, u32 field4, bool command_must_succeed)
3774 {
3775         int reserved_trbs = xhci->cmd_ring_reserved_trbs;
3776         int ret;
3777         if (xhci->xhc_state & XHCI_STATE_DYING)
3778                 return -ESHUTDOWN;
3779
3780         if (!command_must_succeed)
3781                 reserved_trbs++;
3782
3783         ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
3784                         reserved_trbs, GFP_ATOMIC);
3785         if (ret < 0) {
3786                 xhci_err(xhci, "ERR: No room for command on command ring\n");
3787                 if (command_must_succeed)
3788                         xhci_err(xhci, "ERR: Reserved TRB counting for "
3789                                         "unfailable commands failed.\n");
3790                 return ret;
3791         }
3792
3793         cmd->command_trb = xhci->cmd_ring->enqueue;
3794         list_add_tail(&cmd->cmd_list, &xhci->cmd_list);
3795
3796         /* if there are no other commands queued we start the timeout timer */
3797         if (xhci->cmd_list.next == &cmd->cmd_list &&
3798             !timer_pending(&xhci->cmd_timer)) {
3799                 xhci->current_cmd = cmd;
3800                 mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
3801         }
3802
3803         queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
3804                         field4 | xhci->cmd_ring->cycle_state);
3805         return 0;
3806 }
3807
3808 /* Queue a slot enable or disable request on the command ring */
3809 int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
3810                 u32 trb_type, u32 slot_id)
3811 {
3812         return queue_command(xhci, cmd, 0, 0, 0,
3813                         TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
3814 }
3815
3816 /* Queue an address device command TRB */
3817 int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
3818                 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup)
3819 {
3820         return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
3821                         upper_32_bits(in_ctx_ptr), 0,
3822                         TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id)
3823                         | (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false);
3824 }
3825
3826 int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
3827                 u32 field1, u32 field2, u32 field3, u32 field4)
3828 {
3829         return queue_command(xhci, cmd, field1, field2, field3, field4, false);
3830 }
3831
3832 /* Queue a reset device command TRB */
3833 int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
3834                 u32 slot_id)
3835 {
3836         return queue_command(xhci, cmd, 0, 0, 0,
3837                         TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
3838                         false);
3839 }
3840
3841 /* Queue a configure endpoint command TRB */
3842 int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
3843                 struct xhci_command *cmd, dma_addr_t in_ctx_ptr,
3844                 u32 slot_id, bool command_must_succeed)
3845 {
3846         return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
3847                         upper_32_bits(in_ctx_ptr), 0,
3848                         TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
3849                         command_must_succeed);
3850 }
3851
3852 /* Queue an evaluate context command TRB */
3853 int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
3854                 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed)
3855 {
3856         return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
3857                         upper_32_bits(in_ctx_ptr), 0,
3858                         TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
3859                         command_must_succeed);
3860 }
3861
3862 /*
3863  * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
3864  * activity on an endpoint that is about to be suspended.
3865  */
3866 int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
3867                              int slot_id, unsigned int ep_index, int suspend)
3868 {
3869         u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3870         u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3871         u32 type = TRB_TYPE(TRB_STOP_RING);
3872         u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
3873
3874         return queue_command(xhci, cmd, 0, 0, 0,
3875                         trb_slot_id | trb_ep_index | type | trb_suspend, false);
3876 }
3877
3878 /* Set Transfer Ring Dequeue Pointer command */
3879 void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
3880                 unsigned int slot_id, unsigned int ep_index,
3881                 unsigned int stream_id,
3882                 struct xhci_dequeue_state *deq_state)
3883 {
3884         dma_addr_t addr;
3885         u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3886         u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3887         u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
3888         u32 trb_sct = 0;
3889         u32 type = TRB_TYPE(TRB_SET_DEQ);
3890         struct xhci_virt_ep *ep;
3891         struct xhci_command *cmd;
3892         int ret;
3893
3894         xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
3895                 "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), new deq ptr = %p (0x%llx dma), new cycle = %u",
3896                 deq_state->new_deq_seg,
3897                 (unsigned long long)deq_state->new_deq_seg->dma,
3898                 deq_state->new_deq_ptr,
3899                 (unsigned long long)xhci_trb_virt_to_dma(
3900                         deq_state->new_deq_seg, deq_state->new_deq_ptr),
3901                 deq_state->new_cycle_state);
3902
3903         addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
3904                                     deq_state->new_deq_ptr);
3905         if (addr == 0) {
3906                 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
3907                 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
3908                           deq_state->new_deq_seg, deq_state->new_deq_ptr);
3909                 return;
3910         }
3911         ep = &xhci->devs[slot_id]->eps[ep_index];
3912         if ((ep->ep_state & SET_DEQ_PENDING)) {
3913                 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
3914                 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
3915                 return;
3916         }
3917
3918         /* This function gets called from contexts where it cannot sleep */
3919         cmd = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
3920         if (!cmd) {
3921                 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr: ENOMEM\n");
3922                 return;
3923         }
3924
3925         ep->queued_deq_seg = deq_state->new_deq_seg;
3926         ep->queued_deq_ptr = deq_state->new_deq_ptr;
3927         if (stream_id)
3928                 trb_sct = SCT_FOR_TRB(SCT_PRI_TR);
3929         ret = queue_command(xhci, cmd,
3930                 lower_32_bits(addr) | trb_sct | deq_state->new_cycle_state,
3931                 upper_32_bits(addr), trb_stream_id,
3932                 trb_slot_id | trb_ep_index | type, false);
3933         if (ret < 0) {
3934                 xhci_free_command(xhci, cmd);
3935                 return;
3936         }
3937
3938         /* Stop the TD queueing code from ringing the doorbell until
3939          * this command completes.  The HC won't set the dequeue pointer
3940          * if the ring is running, and ringing the doorbell starts the
3941          * ring running.
3942          */
3943         ep->ep_state |= SET_DEQ_PENDING;
3944 }
3945
3946 int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
3947                         int slot_id, unsigned int ep_index)
3948 {
3949         u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3950         u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3951         u32 type = TRB_TYPE(TRB_RESET_EP);
3952
3953         return queue_command(xhci, cmd, 0, 0, 0,
3954                         trb_slot_id | trb_ep_index | type, false);
3955 }