ebd85f374a008733bf89e8af8b86e57fa7405cf4
[cascardo/linux.git] / drivers / usb / host / xhci-ring.c
1 /*
2  * xHCI host controller driver
3  *
4  * Copyright (C) 2008 Intel Corp.
5  *
6  * Author: Sarah Sharp
7  * Some code borrowed from the Linux EHCI driver.
8  *
9  * This program is free software; you can redistribute it and/or modify
10  * it under the terms of the GNU General Public License version 2 as
11  * published by the Free Software Foundation.
12  *
13  * This program is distributed in the hope that it will be useful, but
14  * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15  * or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
16  * for more details.
17  *
18  * You should have received a copy of the GNU General Public License
19  * along with this program; if not, write to the Free Software Foundation,
20  * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21  */
22
23 /*
24  * Ring initialization rules:
25  * 1. Each segment is initialized to zero, except for link TRBs.
26  * 2. Ring cycle state = 0.  This represents Producer Cycle State (PCS) or
27  *    Consumer Cycle State (CCS), depending on ring function.
28  * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29  *
30  * Ring behavior rules:
31  * 1. A ring is empty if enqueue == dequeue.  This means there will always be at
32  *    least one free TRB in the ring.  This is useful if you want to turn that
33  *    into a link TRB and expand the ring.
34  * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35  *    link TRB, then load the pointer with the address in the link TRB.  If the
36  *    link TRB had its toggle bit set, you may need to update the ring cycle
37  *    state (see cycle bit rules).  You may have to do this multiple times
38  *    until you reach a non-link TRB.
39  * 3. A ring is full if enqueue++ (for the definition of increment above)
40  *    equals the dequeue pointer.
41  *
42  * Cycle bit rules:
43  * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44  *    in a link TRB, it must toggle the ring cycle state.
45  * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46  *    in a link TRB, it must toggle the ring cycle state.
47  *
48  * Producer rules:
49  * 1. Check if ring is full before you enqueue.
50  * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51  *    Update enqueue pointer between each write (which may update the ring
52  *    cycle state).
53  * 3. Notify consumer.  If SW is producer, it rings the doorbell for command
54  *    and endpoint rings.  If HC is the producer for the event ring,
55  *    and it generates an interrupt according to interrupt modulation rules.
56  *
57  * Consumer rules:
58  * 1. Check if TRB belongs to you.  If the cycle bit == your ring cycle state,
59  *    the TRB is owned by the consumer.
60  * 2. Update dequeue pointer (which may update the ring cycle state) and
61  *    continue processing TRBs until you reach a TRB which is not owned by you.
62  * 3. Notify the producer.  SW is the consumer for the event ring, and it
63  *   updates event ring dequeue pointer.  HC is the consumer for the command and
64  *   endpoint rings; it generates events on the event ring for these.
65  */
66
67 #include <linux/scatterlist.h>
68 #include <linux/slab.h>
69 #include "xhci.h"
70
71 static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
72                 struct xhci_virt_device *virt_dev,
73                 struct xhci_event_cmd *event);
74
75 /*
76  * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
77  * address of the TRB.
78  */
79 dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
80                 union xhci_trb *trb)
81 {
82         unsigned long segment_offset;
83
84         if (!seg || !trb || trb < seg->trbs)
85                 return 0;
86         /* offset in TRBs */
87         segment_offset = trb - seg->trbs;
88         if (segment_offset > TRBS_PER_SEGMENT)
89                 return 0;
90         return seg->dma + (segment_offset * sizeof(*trb));
91 }
92
93 /* Does this link TRB point to the first segment in a ring,
94  * or was the previous TRB the last TRB on the last segment in the ERST?
95  */
96 static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
97                 struct xhci_segment *seg, union xhci_trb *trb)
98 {
99         if (ring == xhci->event_ring)
100                 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
101                         (seg->next == xhci->event_ring->first_seg);
102         else
103                 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
104 }
105
106 /* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
107  * segment?  I.e. would the updated event TRB pointer step off the end of the
108  * event seg?
109  */
110 static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
111                 struct xhci_segment *seg, union xhci_trb *trb)
112 {
113         if (ring == xhci->event_ring)
114                 return trb == &seg->trbs[TRBS_PER_SEGMENT];
115         else
116                 return TRB_TYPE_LINK_LE32(trb->link.control);
117 }
118
119 static int enqueue_is_link_trb(struct xhci_ring *ring)
120 {
121         struct xhci_link_trb *link = &ring->enqueue->link;
122         return TRB_TYPE_LINK_LE32(link->control);
123 }
124
125 /* Updates trb to point to the next TRB in the ring, and updates seg if the next
126  * TRB is in a new segment.  This does not skip over link TRBs, and it does not
127  * effect the ring dequeue or enqueue pointers.
128  */
129 static void next_trb(struct xhci_hcd *xhci,
130                 struct xhci_ring *ring,
131                 struct xhci_segment **seg,
132                 union xhci_trb **trb)
133 {
134         if (last_trb(xhci, ring, *seg, *trb)) {
135                 *seg = (*seg)->next;
136                 *trb = ((*seg)->trbs);
137         } else {
138                 (*trb)++;
139         }
140 }
141
142 /*
143  * See Cycle bit rules. SW is the consumer for the event ring only.
144  * Don't make a ring full of link TRBs.  That would be dumb and this would loop.
145  */
146 static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
147 {
148         unsigned long long addr;
149
150         ring->deq_updates++;
151
152         /*
153          * If this is not event ring, and the dequeue pointer
154          * is not on a link TRB, there is one more usable TRB
155          */
156         if (ring->type != TYPE_EVENT &&
157                         !last_trb(xhci, ring, ring->deq_seg, ring->dequeue))
158                 ring->num_trbs_free++;
159
160         do {
161                 /*
162                  * Update the dequeue pointer further if that was a link TRB or
163                  * we're at the end of an event ring segment (which doesn't have
164                  * link TRBS)
165                  */
166                 if (last_trb(xhci, ring, ring->deq_seg, ring->dequeue)) {
167                         if (ring->type == TYPE_EVENT &&
168                                         last_trb_on_last_seg(xhci, ring,
169                                                 ring->deq_seg, ring->dequeue)) {
170                                 ring->cycle_state = (ring->cycle_state ? 0 : 1);
171                         }
172                         ring->deq_seg = ring->deq_seg->next;
173                         ring->dequeue = ring->deq_seg->trbs;
174                 } else {
175                         ring->dequeue++;
176                 }
177         } while (last_trb(xhci, ring, ring->deq_seg, ring->dequeue));
178
179         addr = (unsigned long long) xhci_trb_virt_to_dma(ring->deq_seg, ring->dequeue);
180 }
181
182 /*
183  * See Cycle bit rules. SW is the consumer for the event ring only.
184  * Don't make a ring full of link TRBs.  That would be dumb and this would loop.
185  *
186  * If we've just enqueued a TRB that is in the middle of a TD (meaning the
187  * chain bit is set), then set the chain bit in all the following link TRBs.
188  * If we've enqueued the last TRB in a TD, make sure the following link TRBs
189  * have their chain bit cleared (so that each Link TRB is a separate TD).
190  *
191  * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
192  * set, but other sections talk about dealing with the chain bit set.  This was
193  * fixed in the 0.96 specification errata, but we have to assume that all 0.95
194  * xHCI hardware can't handle the chain bit being cleared on a link TRB.
195  *
196  * @more_trbs_coming:   Will you enqueue more TRBs before calling
197  *                      prepare_transfer()?
198  */
199 static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
200                         bool more_trbs_coming)
201 {
202         u32 chain;
203         union xhci_trb *next;
204         unsigned long long addr;
205
206         chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
207         /* If this is not event ring, there is one less usable TRB */
208         if (ring->type != TYPE_EVENT &&
209                         !last_trb(xhci, ring, ring->enq_seg, ring->enqueue))
210                 ring->num_trbs_free--;
211         next = ++(ring->enqueue);
212
213         ring->enq_updates++;
214         /* Update the dequeue pointer further if that was a link TRB or we're at
215          * the end of an event ring segment (which doesn't have link TRBS)
216          */
217         while (last_trb(xhci, ring, ring->enq_seg, next)) {
218                 if (ring->type != TYPE_EVENT) {
219                         /*
220                          * If the caller doesn't plan on enqueueing more
221                          * TDs before ringing the doorbell, then we
222                          * don't want to give the link TRB to the
223                          * hardware just yet.  We'll give the link TRB
224                          * back in prepare_ring() just before we enqueue
225                          * the TD at the top of the ring.
226                          */
227                         if (!chain && !more_trbs_coming)
228                                 break;
229
230                         /* If we're not dealing with 0.95 hardware or
231                          * isoc rings on AMD 0.96 host,
232                          * carry over the chain bit of the previous TRB
233                          * (which may mean the chain bit is cleared).
234                          */
235                         if (!(ring->type == TYPE_ISOC &&
236                                         (xhci->quirks & XHCI_AMD_0x96_HOST))
237                                                 && !xhci_link_trb_quirk(xhci)) {
238                                 next->link.control &=
239                                         cpu_to_le32(~TRB_CHAIN);
240                                 next->link.control |=
241                                         cpu_to_le32(chain);
242                         }
243                         /* Give this link TRB to the hardware */
244                         wmb();
245                         next->link.control ^= cpu_to_le32(TRB_CYCLE);
246
247                         /* Toggle the cycle bit after the last ring segment. */
248                         if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
249                                 ring->cycle_state = (ring->cycle_state ? 0 : 1);
250                         }
251                 }
252                 ring->enq_seg = ring->enq_seg->next;
253                 ring->enqueue = ring->enq_seg->trbs;
254                 next = ring->enqueue;
255         }
256         addr = (unsigned long long) xhci_trb_virt_to_dma(ring->enq_seg, ring->enqueue);
257 }
258
259 /*
260  * Check to see if there's room to enqueue num_trbs on the ring and make sure
261  * enqueue pointer will not advance into dequeue segment. See rules above.
262  */
263 static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
264                 unsigned int num_trbs)
265 {
266         int num_trbs_in_deq_seg;
267
268         if (ring->num_trbs_free < num_trbs)
269                 return 0;
270
271         if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
272                 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
273                 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
274                         return 0;
275         }
276
277         return 1;
278 }
279
280 /* Ring the host controller doorbell after placing a command on the ring */
281 void xhci_ring_cmd_db(struct xhci_hcd *xhci)
282 {
283         if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
284                 return;
285
286         xhci_dbg(xhci, "// Ding dong!\n");
287         xhci_writel(xhci, DB_VALUE_HOST, &xhci->dba->doorbell[0]);
288         /* Flush PCI posted writes */
289         xhci_readl(xhci, &xhci->dba->doorbell[0]);
290 }
291
292 static int xhci_abort_cmd_ring(struct xhci_hcd *xhci)
293 {
294         u64 temp_64;
295         int ret;
296
297         xhci_dbg(xhci, "Abort command ring\n");
298
299         if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING)) {
300                 xhci_dbg(xhci, "The command ring isn't running, "
301                                 "Have the command ring been stopped?\n");
302                 return 0;
303         }
304
305         temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
306         if (!(temp_64 & CMD_RING_RUNNING)) {
307                 xhci_dbg(xhci, "Command ring had been stopped\n");
308                 return 0;
309         }
310         xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
311         xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
312                         &xhci->op_regs->cmd_ring);
313
314         /* Section 4.6.1.2 of xHCI 1.0 spec says software should
315          * time the completion od all xHCI commands, including
316          * the Command Abort operation. If software doesn't see
317          * CRR negated in a timely manner (e.g. longer than 5
318          * seconds), then it should assume that the there are
319          * larger problems with the xHC and assert HCRST.
320          */
321         ret = handshake(xhci, &xhci->op_regs->cmd_ring,
322                         CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
323         if (ret < 0) {
324                 xhci_err(xhci, "Stopped the command ring failed, "
325                                 "maybe the host is dead\n");
326                 xhci->xhc_state |= XHCI_STATE_DYING;
327                 xhci_quiesce(xhci);
328                 xhci_halt(xhci);
329                 return -ESHUTDOWN;
330         }
331
332         return 0;
333 }
334
335 static int xhci_queue_cd(struct xhci_hcd *xhci,
336                 struct xhci_command *command,
337                 union xhci_trb *cmd_trb)
338 {
339         struct xhci_cd *cd;
340         cd = kzalloc(sizeof(struct xhci_cd), GFP_ATOMIC);
341         if (!cd)
342                 return -ENOMEM;
343         INIT_LIST_HEAD(&cd->cancel_cmd_list);
344
345         cd->command = command;
346         cd->cmd_trb = cmd_trb;
347         list_add_tail(&cd->cancel_cmd_list, &xhci->cancel_cmd_list);
348
349         return 0;
350 }
351
352 /*
353  * Cancel the command which has issue.
354  *
355  * Some commands may hang due to waiting for acknowledgement from
356  * usb device. It is outside of the xHC's ability to control and
357  * will cause the command ring is blocked. When it occurs software
358  * should intervene to recover the command ring.
359  * See Section 4.6.1.1 and 4.6.1.2
360  */
361 int xhci_cancel_cmd(struct xhci_hcd *xhci, struct xhci_command *command,
362                 union xhci_trb *cmd_trb)
363 {
364         int retval = 0;
365         unsigned long flags;
366
367         spin_lock_irqsave(&xhci->lock, flags);
368
369         if (xhci->xhc_state & XHCI_STATE_DYING) {
370                 xhci_warn(xhci, "Abort the command ring,"
371                                 " but the xHCI is dead.\n");
372                 retval = -ESHUTDOWN;
373                 goto fail;
374         }
375
376         /* queue the cmd desriptor to cancel_cmd_list */
377         retval = xhci_queue_cd(xhci, command, cmd_trb);
378         if (retval) {
379                 xhci_warn(xhci, "Queuing command descriptor failed.\n");
380                 goto fail;
381         }
382
383         /* abort command ring */
384         retval = xhci_abort_cmd_ring(xhci);
385         if (retval) {
386                 xhci_err(xhci, "Abort command ring failed\n");
387                 if (unlikely(retval == -ESHUTDOWN)) {
388                         spin_unlock_irqrestore(&xhci->lock, flags);
389                         usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
390                         xhci_dbg(xhci, "xHCI host controller is dead.\n");
391                         return retval;
392                 }
393         }
394
395 fail:
396         spin_unlock_irqrestore(&xhci->lock, flags);
397         return retval;
398 }
399
400 void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
401                 unsigned int slot_id,
402                 unsigned int ep_index,
403                 unsigned int stream_id)
404 {
405         __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
406         struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
407         unsigned int ep_state = ep->ep_state;
408
409         /* Don't ring the doorbell for this endpoint if there are pending
410          * cancellations because we don't want to interrupt processing.
411          * We don't want to restart any stream rings if there's a set dequeue
412          * pointer command pending because the device can choose to start any
413          * stream once the endpoint is on the HW schedule.
414          * FIXME - check all the stream rings for pending cancellations.
415          */
416         if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
417             (ep_state & EP_HALTED))
418                 return;
419         xhci_writel(xhci, DB_VALUE(ep_index, stream_id), db_addr);
420         /* The CPU has better things to do at this point than wait for a
421          * write-posting flush.  It'll get there soon enough.
422          */
423 }
424
425 /* Ring the doorbell for any rings with pending URBs */
426 static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
427                 unsigned int slot_id,
428                 unsigned int ep_index)
429 {
430         unsigned int stream_id;
431         struct xhci_virt_ep *ep;
432
433         ep = &xhci->devs[slot_id]->eps[ep_index];
434
435         /* A ring has pending URBs if its TD list is not empty */
436         if (!(ep->ep_state & EP_HAS_STREAMS)) {
437                 if (!(list_empty(&ep->ring->td_list)))
438                         xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
439                 return;
440         }
441
442         for (stream_id = 1; stream_id < ep->stream_info->num_streams;
443                         stream_id++) {
444                 struct xhci_stream_info *stream_info = ep->stream_info;
445                 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
446                         xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
447                                                 stream_id);
448         }
449 }
450
451 /*
452  * Find the segment that trb is in.  Start searching in start_seg.
453  * If we must move past a segment that has a link TRB with a toggle cycle state
454  * bit set, then we will toggle the value pointed at by cycle_state.
455  */
456 static struct xhci_segment *find_trb_seg(
457                 struct xhci_segment *start_seg,
458                 union xhci_trb  *trb, int *cycle_state)
459 {
460         struct xhci_segment *cur_seg = start_seg;
461         struct xhci_generic_trb *generic_trb;
462
463         while (cur_seg->trbs > trb ||
464                         &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
465                 generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
466                 if (generic_trb->field[3] & cpu_to_le32(LINK_TOGGLE))
467                         *cycle_state ^= 0x1;
468                 cur_seg = cur_seg->next;
469                 if (cur_seg == start_seg)
470                         /* Looped over the entire list.  Oops! */
471                         return NULL;
472         }
473         return cur_seg;
474 }
475
476
477 static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
478                 unsigned int slot_id, unsigned int ep_index,
479                 unsigned int stream_id)
480 {
481         struct xhci_virt_ep *ep;
482
483         ep = &xhci->devs[slot_id]->eps[ep_index];
484         /* Common case: no streams */
485         if (!(ep->ep_state & EP_HAS_STREAMS))
486                 return ep->ring;
487
488         if (stream_id == 0) {
489                 xhci_warn(xhci,
490                                 "WARN: Slot ID %u, ep index %u has streams, "
491                                 "but URB has no stream ID.\n",
492                                 slot_id, ep_index);
493                 return NULL;
494         }
495
496         if (stream_id < ep->stream_info->num_streams)
497                 return ep->stream_info->stream_rings[stream_id];
498
499         xhci_warn(xhci,
500                         "WARN: Slot ID %u, ep index %u has "
501                         "stream IDs 1 to %u allocated, "
502                         "but stream ID %u is requested.\n",
503                         slot_id, ep_index,
504                         ep->stream_info->num_streams - 1,
505                         stream_id);
506         return NULL;
507 }
508
509 /* Get the right ring for the given URB.
510  * If the endpoint supports streams, boundary check the URB's stream ID.
511  * If the endpoint doesn't support streams, return the singular endpoint ring.
512  */
513 static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
514                 struct urb *urb)
515 {
516         return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
517                 xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
518 }
519
520 /*
521  * Move the xHC's endpoint ring dequeue pointer past cur_td.
522  * Record the new state of the xHC's endpoint ring dequeue segment,
523  * dequeue pointer, and new consumer cycle state in state.
524  * Update our internal representation of the ring's dequeue pointer.
525  *
526  * We do this in three jumps:
527  *  - First we update our new ring state to be the same as when the xHC stopped.
528  *  - Then we traverse the ring to find the segment that contains
529  *    the last TRB in the TD.  We toggle the xHC's new cycle state when we pass
530  *    any link TRBs with the toggle cycle bit set.
531  *  - Finally we move the dequeue state one TRB further, toggling the cycle bit
532  *    if we've moved it past a link TRB with the toggle cycle bit set.
533  *
534  * Some of the uses of xhci_generic_trb are grotty, but if they're done
535  * with correct __le32 accesses they should work fine.  Only users of this are
536  * in here.
537  */
538 void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
539                 unsigned int slot_id, unsigned int ep_index,
540                 unsigned int stream_id, struct xhci_td *cur_td,
541                 struct xhci_dequeue_state *state)
542 {
543         struct xhci_virt_device *dev = xhci->devs[slot_id];
544         struct xhci_ring *ep_ring;
545         struct xhci_generic_trb *trb;
546         struct xhci_ep_ctx *ep_ctx;
547         dma_addr_t addr;
548
549         ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
550                         ep_index, stream_id);
551         if (!ep_ring) {
552                 xhci_warn(xhci, "WARN can't find new dequeue state "
553                                 "for invalid stream ID %u.\n",
554                                 stream_id);
555                 return;
556         }
557         state->new_cycle_state = 0;
558         xhci_dbg(xhci, "Finding segment containing stopped TRB.\n");
559         state->new_deq_seg = find_trb_seg(cur_td->start_seg,
560                         dev->eps[ep_index].stopped_trb,
561                         &state->new_cycle_state);
562         if (!state->new_deq_seg) {
563                 WARN_ON(1);
564                 return;
565         }
566
567         /* Dig out the cycle state saved by the xHC during the stop ep cmd */
568         xhci_dbg(xhci, "Finding endpoint context\n");
569         ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
570         state->new_cycle_state = 0x1 & le64_to_cpu(ep_ctx->deq);
571
572         state->new_deq_ptr = cur_td->last_trb;
573         xhci_dbg(xhci, "Finding segment containing last TRB in TD.\n");
574         state->new_deq_seg = find_trb_seg(state->new_deq_seg,
575                         state->new_deq_ptr,
576                         &state->new_cycle_state);
577         if (!state->new_deq_seg) {
578                 WARN_ON(1);
579                 return;
580         }
581
582         trb = &state->new_deq_ptr->generic;
583         if (TRB_TYPE_LINK_LE32(trb->field[3]) &&
584             (trb->field[3] & cpu_to_le32(LINK_TOGGLE)))
585                 state->new_cycle_state ^= 0x1;
586         next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
587
588         /*
589          * If there is only one segment in a ring, find_trb_seg()'s while loop
590          * will not run, and it will return before it has a chance to see if it
591          * needs to toggle the cycle bit.  It can't tell if the stalled transfer
592          * ended just before the link TRB on a one-segment ring, or if the TD
593          * wrapped around the top of the ring, because it doesn't have the TD in
594          * question.  Look for the one-segment case where stalled TRB's address
595          * is greater than the new dequeue pointer address.
596          */
597         if (ep_ring->first_seg == ep_ring->first_seg->next &&
598                         state->new_deq_ptr < dev->eps[ep_index].stopped_trb)
599                 state->new_cycle_state ^= 0x1;
600         xhci_dbg(xhci, "Cycle state = 0x%x\n", state->new_cycle_state);
601
602         /* Don't update the ring cycle state for the producer (us). */
603         xhci_dbg(xhci, "New dequeue segment = %p (virtual)\n",
604                         state->new_deq_seg);
605         addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
606         xhci_dbg(xhci, "New dequeue pointer = 0x%llx (DMA)\n",
607                         (unsigned long long) addr);
608 }
609
610 /* flip_cycle means flip the cycle bit of all but the first and last TRB.
611  * (The last TRB actually points to the ring enqueue pointer, which is not part
612  * of this TD.)  This is used to remove partially enqueued isoc TDs from a ring.
613  */
614 static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
615                 struct xhci_td *cur_td, bool flip_cycle)
616 {
617         struct xhci_segment *cur_seg;
618         union xhci_trb *cur_trb;
619
620         for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
621                         true;
622                         next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
623                 if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
624                         /* Unchain any chained Link TRBs, but
625                          * leave the pointers intact.
626                          */
627                         cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
628                         /* Flip the cycle bit (link TRBs can't be the first
629                          * or last TRB).
630                          */
631                         if (flip_cycle)
632                                 cur_trb->generic.field[3] ^=
633                                         cpu_to_le32(TRB_CYCLE);
634                         xhci_dbg(xhci, "Cancel (unchain) link TRB\n");
635                         xhci_dbg(xhci, "Address = %p (0x%llx dma); "
636                                         "in seg %p (0x%llx dma)\n",
637                                         cur_trb,
638                                         (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
639                                         cur_seg,
640                                         (unsigned long long)cur_seg->dma);
641                 } else {
642                         cur_trb->generic.field[0] = 0;
643                         cur_trb->generic.field[1] = 0;
644                         cur_trb->generic.field[2] = 0;
645                         /* Preserve only the cycle bit of this TRB */
646                         cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
647                         /* Flip the cycle bit except on the first or last TRB */
648                         if (flip_cycle && cur_trb != cur_td->first_trb &&
649                                         cur_trb != cur_td->last_trb)
650                                 cur_trb->generic.field[3] ^=
651                                         cpu_to_le32(TRB_CYCLE);
652                         cur_trb->generic.field[3] |= cpu_to_le32(
653                                 TRB_TYPE(TRB_TR_NOOP));
654                         xhci_dbg(xhci, "TRB to noop at offset 0x%llx\n",
655                                         (unsigned long long)
656                                         xhci_trb_virt_to_dma(cur_seg, cur_trb));
657                 }
658                 if (cur_trb == cur_td->last_trb)
659                         break;
660         }
661 }
662
663 static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
664                 unsigned int ep_index, unsigned int stream_id,
665                 struct xhci_segment *deq_seg,
666                 union xhci_trb *deq_ptr, u32 cycle_state);
667
668 void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
669                 unsigned int slot_id, unsigned int ep_index,
670                 unsigned int stream_id,
671                 struct xhci_dequeue_state *deq_state)
672 {
673         struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
674
675         xhci_dbg(xhci, "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
676                         "new deq ptr = %p (0x%llx dma), new cycle = %u\n",
677                         deq_state->new_deq_seg,
678                         (unsigned long long)deq_state->new_deq_seg->dma,
679                         deq_state->new_deq_ptr,
680                         (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
681                         deq_state->new_cycle_state);
682         queue_set_tr_deq(xhci, slot_id, ep_index, stream_id,
683                         deq_state->new_deq_seg,
684                         deq_state->new_deq_ptr,
685                         (u32) deq_state->new_cycle_state);
686         /* Stop the TD queueing code from ringing the doorbell until
687          * this command completes.  The HC won't set the dequeue pointer
688          * if the ring is running, and ringing the doorbell starts the
689          * ring running.
690          */
691         ep->ep_state |= SET_DEQ_PENDING;
692 }
693
694 static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
695                 struct xhci_virt_ep *ep)
696 {
697         ep->ep_state &= ~EP_HALT_PENDING;
698         /* Can't del_timer_sync in interrupt, so we attempt to cancel.  If the
699          * timer is running on another CPU, we don't decrement stop_cmds_pending
700          * (since we didn't successfully stop the watchdog timer).
701          */
702         if (del_timer(&ep->stop_cmd_timer))
703                 ep->stop_cmds_pending--;
704 }
705
706 /* Must be called with xhci->lock held in interrupt context */
707 static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
708                 struct xhci_td *cur_td, int status, char *adjective)
709 {
710         struct usb_hcd *hcd;
711         struct urb      *urb;
712         struct urb_priv *urb_priv;
713
714         urb = cur_td->urb;
715         urb_priv = urb->hcpriv;
716         urb_priv->td_cnt++;
717         hcd = bus_to_hcd(urb->dev->bus);
718
719         /* Only giveback urb when this is the last td in urb */
720         if (urb_priv->td_cnt == urb_priv->length) {
721                 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
722                         xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
723                         if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
724                                 if (xhci->quirks & XHCI_AMD_PLL_FIX)
725                                         usb_amd_quirk_pll_enable();
726                         }
727                 }
728                 usb_hcd_unlink_urb_from_ep(hcd, urb);
729
730                 spin_unlock(&xhci->lock);
731                 usb_hcd_giveback_urb(hcd, urb, status);
732                 xhci_urb_free_priv(xhci, urb_priv);
733                 spin_lock(&xhci->lock);
734         }
735 }
736
737 /*
738  * When we get a command completion for a Stop Endpoint Command, we need to
739  * unlink any cancelled TDs from the ring.  There are two ways to do that:
740  *
741  *  1. If the HW was in the middle of processing the TD that needs to be
742  *     cancelled, then we must move the ring's dequeue pointer past the last TRB
743  *     in the TD with a Set Dequeue Pointer Command.
744  *  2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
745  *     bit cleared) so that the HW will skip over them.
746  */
747 static void handle_stopped_endpoint(struct xhci_hcd *xhci,
748                 union xhci_trb *trb, struct xhci_event_cmd *event)
749 {
750         unsigned int slot_id;
751         unsigned int ep_index;
752         struct xhci_virt_device *virt_dev;
753         struct xhci_ring *ep_ring;
754         struct xhci_virt_ep *ep;
755         struct list_head *entry;
756         struct xhci_td *cur_td = NULL;
757         struct xhci_td *last_unlinked_td;
758
759         struct xhci_dequeue_state deq_state;
760
761         if (unlikely(TRB_TO_SUSPEND_PORT(
762                              le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])))) {
763                 slot_id = TRB_TO_SLOT_ID(
764                         le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
765                 virt_dev = xhci->devs[slot_id];
766                 if (virt_dev)
767                         handle_cmd_in_cmd_wait_list(xhci, virt_dev,
768                                 event);
769                 else
770                         xhci_warn(xhci, "Stop endpoint command "
771                                 "completion for disabled slot %u\n",
772                                 slot_id);
773                 return;
774         }
775
776         memset(&deq_state, 0, sizeof(deq_state));
777         slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
778         ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
779         ep = &xhci->devs[slot_id]->eps[ep_index];
780
781         if (list_empty(&ep->cancelled_td_list)) {
782                 xhci_stop_watchdog_timer_in_irq(xhci, ep);
783                 ep->stopped_td = NULL;
784                 ep->stopped_trb = NULL;
785                 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
786                 return;
787         }
788
789         /* Fix up the ep ring first, so HW stops executing cancelled TDs.
790          * We have the xHCI lock, so nothing can modify this list until we drop
791          * it.  We're also in the event handler, so we can't get re-interrupted
792          * if another Stop Endpoint command completes
793          */
794         list_for_each(entry, &ep->cancelled_td_list) {
795                 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
796                 xhci_dbg(xhci, "Removing canceled TD starting at 0x%llx (dma).\n",
797                                 (unsigned long long)xhci_trb_virt_to_dma(
798                                         cur_td->start_seg, cur_td->first_trb));
799                 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
800                 if (!ep_ring) {
801                         /* This shouldn't happen unless a driver is mucking
802                          * with the stream ID after submission.  This will
803                          * leave the TD on the hardware ring, and the hardware
804                          * will try to execute it, and may access a buffer
805                          * that has already been freed.  In the best case, the
806                          * hardware will execute it, and the event handler will
807                          * ignore the completion event for that TD, since it was
808                          * removed from the td_list for that endpoint.  In
809                          * short, don't muck with the stream ID after
810                          * submission.
811                          */
812                         xhci_warn(xhci, "WARN Cancelled URB %p "
813                                         "has invalid stream ID %u.\n",
814                                         cur_td->urb,
815                                         cur_td->urb->stream_id);
816                         goto remove_finished_td;
817                 }
818                 /*
819                  * If we stopped on the TD we need to cancel, then we have to
820                  * move the xHC endpoint ring dequeue pointer past this TD.
821                  */
822                 if (cur_td == ep->stopped_td)
823                         xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
824                                         cur_td->urb->stream_id,
825                                         cur_td, &deq_state);
826                 else
827                         td_to_noop(xhci, ep_ring, cur_td, false);
828 remove_finished_td:
829                 /*
830                  * The event handler won't see a completion for this TD anymore,
831                  * so remove it from the endpoint ring's TD list.  Keep it in
832                  * the cancelled TD list for URB completion later.
833                  */
834                 list_del_init(&cur_td->td_list);
835         }
836         last_unlinked_td = cur_td;
837         xhci_stop_watchdog_timer_in_irq(xhci, ep);
838
839         /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
840         if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
841                 xhci_queue_new_dequeue_state(xhci,
842                                 slot_id, ep_index,
843                                 ep->stopped_td->urb->stream_id,
844                                 &deq_state);
845                 xhci_ring_cmd_db(xhci);
846         } else {
847                 /* Otherwise ring the doorbell(s) to restart queued transfers */
848                 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
849         }
850         ep->stopped_td = NULL;
851         ep->stopped_trb = NULL;
852
853         /*
854          * Drop the lock and complete the URBs in the cancelled TD list.
855          * New TDs to be cancelled might be added to the end of the list before
856          * we can complete all the URBs for the TDs we already unlinked.
857          * So stop when we've completed the URB for the last TD we unlinked.
858          */
859         do {
860                 cur_td = list_entry(ep->cancelled_td_list.next,
861                                 struct xhci_td, cancelled_td_list);
862                 list_del_init(&cur_td->cancelled_td_list);
863
864                 /* Clean up the cancelled URB */
865                 /* Doesn't matter what we pass for status, since the core will
866                  * just overwrite it (because the URB has been unlinked).
867                  */
868                 xhci_giveback_urb_in_irq(xhci, cur_td, 0, "cancelled");
869
870                 /* Stop processing the cancelled list if the watchdog timer is
871                  * running.
872                  */
873                 if (xhci->xhc_state & XHCI_STATE_DYING)
874                         return;
875         } while (cur_td != last_unlinked_td);
876
877         /* Return to the event handler with xhci->lock re-acquired */
878 }
879
880 /* Watchdog timer function for when a stop endpoint command fails to complete.
881  * In this case, we assume the host controller is broken or dying or dead.  The
882  * host may still be completing some other events, so we have to be careful to
883  * let the event ring handler and the URB dequeueing/enqueueing functions know
884  * through xhci->state.
885  *
886  * The timer may also fire if the host takes a very long time to respond to the
887  * command, and the stop endpoint command completion handler cannot delete the
888  * timer before the timer function is called.  Another endpoint cancellation may
889  * sneak in before the timer function can grab the lock, and that may queue
890  * another stop endpoint command and add the timer back.  So we cannot use a
891  * simple flag to say whether there is a pending stop endpoint command for a
892  * particular endpoint.
893  *
894  * Instead we use a combination of that flag and a counter for the number of
895  * pending stop endpoint commands.  If the timer is the tail end of the last
896  * stop endpoint command, and the endpoint's command is still pending, we assume
897  * the host is dying.
898  */
899 void xhci_stop_endpoint_command_watchdog(unsigned long arg)
900 {
901         struct xhci_hcd *xhci;
902         struct xhci_virt_ep *ep;
903         struct xhci_virt_ep *temp_ep;
904         struct xhci_ring *ring;
905         struct xhci_td *cur_td;
906         int ret, i, j;
907         unsigned long flags;
908
909         ep = (struct xhci_virt_ep *) arg;
910         xhci = ep->xhci;
911
912         spin_lock_irqsave(&xhci->lock, flags);
913
914         ep->stop_cmds_pending--;
915         if (xhci->xhc_state & XHCI_STATE_DYING) {
916                 xhci_dbg(xhci, "Stop EP timer ran, but another timer marked "
917                                 "xHCI as DYING, exiting.\n");
918                 spin_unlock_irqrestore(&xhci->lock, flags);
919                 return;
920         }
921         if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
922                 xhci_dbg(xhci, "Stop EP timer ran, but no command pending, "
923                                 "exiting.\n");
924                 spin_unlock_irqrestore(&xhci->lock, flags);
925                 return;
926         }
927
928         xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
929         xhci_warn(xhci, "Assuming host is dying, halting host.\n");
930         /* Oops, HC is dead or dying or at least not responding to the stop
931          * endpoint command.
932          */
933         xhci->xhc_state |= XHCI_STATE_DYING;
934         /* Disable interrupts from the host controller and start halting it */
935         xhci_quiesce(xhci);
936         spin_unlock_irqrestore(&xhci->lock, flags);
937
938         ret = xhci_halt(xhci);
939
940         spin_lock_irqsave(&xhci->lock, flags);
941         if (ret < 0) {
942                 /* This is bad; the host is not responding to commands and it's
943                  * not allowing itself to be halted.  At least interrupts are
944                  * disabled. If we call usb_hc_died(), it will attempt to
945                  * disconnect all device drivers under this host.  Those
946                  * disconnect() methods will wait for all URBs to be unlinked,
947                  * so we must complete them.
948                  */
949                 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
950                 xhci_warn(xhci, "Completing active URBs anyway.\n");
951                 /* We could turn all TDs on the rings to no-ops.  This won't
952                  * help if the host has cached part of the ring, and is slow if
953                  * we want to preserve the cycle bit.  Skip it and hope the host
954                  * doesn't touch the memory.
955                  */
956         }
957         for (i = 0; i < MAX_HC_SLOTS; i++) {
958                 if (!xhci->devs[i])
959                         continue;
960                 for (j = 0; j < 31; j++) {
961                         temp_ep = &xhci->devs[i]->eps[j];
962                         ring = temp_ep->ring;
963                         if (!ring)
964                                 continue;
965                         xhci_dbg(xhci, "Killing URBs for slot ID %u, "
966                                         "ep index %u\n", i, j);
967                         while (!list_empty(&ring->td_list)) {
968                                 cur_td = list_first_entry(&ring->td_list,
969                                                 struct xhci_td,
970                                                 td_list);
971                                 list_del_init(&cur_td->td_list);
972                                 if (!list_empty(&cur_td->cancelled_td_list))
973                                         list_del_init(&cur_td->cancelled_td_list);
974                                 xhci_giveback_urb_in_irq(xhci, cur_td,
975                                                 -ESHUTDOWN, "killed");
976                         }
977                         while (!list_empty(&temp_ep->cancelled_td_list)) {
978                                 cur_td = list_first_entry(
979                                                 &temp_ep->cancelled_td_list,
980                                                 struct xhci_td,
981                                                 cancelled_td_list);
982                                 list_del_init(&cur_td->cancelled_td_list);
983                                 xhci_giveback_urb_in_irq(xhci, cur_td,
984                                                 -ESHUTDOWN, "killed");
985                         }
986                 }
987         }
988         spin_unlock_irqrestore(&xhci->lock, flags);
989         xhci_dbg(xhci, "Calling usb_hc_died()\n");
990         usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
991         xhci_dbg(xhci, "xHCI host controller is dead.\n");
992 }
993
994
995 static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
996                 struct xhci_virt_device *dev,
997                 struct xhci_ring *ep_ring,
998                 unsigned int ep_index)
999 {
1000         union xhci_trb *dequeue_temp;
1001         int num_trbs_free_temp;
1002         bool revert = false;
1003
1004         num_trbs_free_temp = ep_ring->num_trbs_free;
1005         dequeue_temp = ep_ring->dequeue;
1006
1007         /* If we get two back-to-back stalls, and the first stalled transfer
1008          * ends just before a link TRB, the dequeue pointer will be left on
1009          * the link TRB by the code in the while loop.  So we have to update
1010          * the dequeue pointer one segment further, or we'll jump off
1011          * the segment into la-la-land.
1012          */
1013         if (last_trb(xhci, ep_ring, ep_ring->deq_seg, ep_ring->dequeue)) {
1014                 ep_ring->deq_seg = ep_ring->deq_seg->next;
1015                 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1016         }
1017
1018         while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
1019                 /* We have more usable TRBs */
1020                 ep_ring->num_trbs_free++;
1021                 ep_ring->dequeue++;
1022                 if (last_trb(xhci, ep_ring, ep_ring->deq_seg,
1023                                 ep_ring->dequeue)) {
1024                         if (ep_ring->dequeue ==
1025                                         dev->eps[ep_index].queued_deq_ptr)
1026                                 break;
1027                         ep_ring->deq_seg = ep_ring->deq_seg->next;
1028                         ep_ring->dequeue = ep_ring->deq_seg->trbs;
1029                 }
1030                 if (ep_ring->dequeue == dequeue_temp) {
1031                         revert = true;
1032                         break;
1033                 }
1034         }
1035
1036         if (revert) {
1037                 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
1038                 ep_ring->num_trbs_free = num_trbs_free_temp;
1039         }
1040 }
1041
1042 /*
1043  * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
1044  * we need to clear the set deq pending flag in the endpoint ring state, so that
1045  * the TD queueing code can ring the doorbell again.  We also need to ring the
1046  * endpoint doorbell to restart the ring, but only if there aren't more
1047  * cancellations pending.
1048  */
1049 static void handle_set_deq_completion(struct xhci_hcd *xhci,
1050                 struct xhci_event_cmd *event,
1051                 union xhci_trb *trb)
1052 {
1053         unsigned int slot_id;
1054         unsigned int ep_index;
1055         unsigned int stream_id;
1056         struct xhci_ring *ep_ring;
1057         struct xhci_virt_device *dev;
1058         struct xhci_ep_ctx *ep_ctx;
1059         struct xhci_slot_ctx *slot_ctx;
1060
1061         slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
1062         ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1063         stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
1064         dev = xhci->devs[slot_id];
1065
1066         ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
1067         if (!ep_ring) {
1068                 xhci_warn(xhci, "WARN Set TR deq ptr command for "
1069                                 "freed stream ID %u\n",
1070                                 stream_id);
1071                 /* XXX: Harmless??? */
1072                 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
1073                 return;
1074         }
1075
1076         ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1077         slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
1078
1079         if (GET_COMP_CODE(le32_to_cpu(event->status)) != COMP_SUCCESS) {
1080                 unsigned int ep_state;
1081                 unsigned int slot_state;
1082
1083                 switch (GET_COMP_CODE(le32_to_cpu(event->status))) {
1084                 case COMP_TRB_ERR:
1085                         xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because "
1086                                         "of stream ID configuration\n");
1087                         break;
1088                 case COMP_CTX_STATE:
1089                         xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due "
1090                                         "to incorrect slot or ep state.\n");
1091                         ep_state = le32_to_cpu(ep_ctx->ep_info);
1092                         ep_state &= EP_STATE_MASK;
1093                         slot_state = le32_to_cpu(slot_ctx->dev_state);
1094                         slot_state = GET_SLOT_STATE(slot_state);
1095                         xhci_dbg(xhci, "Slot state = %u, EP state = %u\n",
1096                                         slot_state, ep_state);
1097                         break;
1098                 case COMP_EBADSLT:
1099                         xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because "
1100                                         "slot %u was not enabled.\n", slot_id);
1101                         break;
1102                 default:
1103                         xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown "
1104                                         "completion code of %u.\n",
1105                                   GET_COMP_CODE(le32_to_cpu(event->status)));
1106                         break;
1107                 }
1108                 /* OK what do we do now?  The endpoint state is hosed, and we
1109                  * should never get to this point if the synchronization between
1110                  * queueing, and endpoint state are correct.  This might happen
1111                  * if the device gets disconnected after we've finished
1112                  * cancelling URBs, which might not be an error...
1113                  */
1114         } else {
1115                 xhci_dbg(xhci, "Successful Set TR Deq Ptr cmd, deq = @%08llx\n",
1116                          le64_to_cpu(ep_ctx->deq));
1117                 if (xhci_trb_virt_to_dma(dev->eps[ep_index].queued_deq_seg,
1118                                          dev->eps[ep_index].queued_deq_ptr) ==
1119                     (le64_to_cpu(ep_ctx->deq) & ~(EP_CTX_CYCLE_MASK))) {
1120                         /* Update the ring's dequeue segment and dequeue pointer
1121                          * to reflect the new position.
1122                          */
1123                         update_ring_for_set_deq_completion(xhci, dev,
1124                                 ep_ring, ep_index);
1125                 } else {
1126                         xhci_warn(xhci, "Mismatch between completed Set TR Deq "
1127                                         "Ptr command & xHCI internal state.\n");
1128                         xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
1129                                         dev->eps[ep_index].queued_deq_seg,
1130                                         dev->eps[ep_index].queued_deq_ptr);
1131                 }
1132         }
1133
1134         dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
1135         dev->eps[ep_index].queued_deq_seg = NULL;
1136         dev->eps[ep_index].queued_deq_ptr = NULL;
1137         /* Restart any rings with pending URBs */
1138         ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1139 }
1140
1141 static void handle_reset_ep_completion(struct xhci_hcd *xhci,
1142                 struct xhci_event_cmd *event,
1143                 union xhci_trb *trb)
1144 {
1145         int slot_id;
1146         unsigned int ep_index;
1147
1148         slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
1149         ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1150         /* This command will only fail if the endpoint wasn't halted,
1151          * but we don't care.
1152          */
1153         xhci_dbg(xhci, "Ignoring reset ep completion code of %u\n",
1154                  GET_COMP_CODE(le32_to_cpu(event->status)));
1155
1156         /* HW with the reset endpoint quirk needs to have a configure endpoint
1157          * command complete before the endpoint can be used.  Queue that here
1158          * because the HW can't handle two commands being queued in a row.
1159          */
1160         if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
1161                 xhci_dbg(xhci, "Queueing configure endpoint command\n");
1162                 xhci_queue_configure_endpoint(xhci,
1163                                 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1164                                 false);
1165                 xhci_ring_cmd_db(xhci);
1166         } else {
1167                 /* Clear our internal halted state and restart the ring(s) */
1168                 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
1169                 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1170         }
1171 }
1172
1173 /* Complete the command and detele it from the devcie's command queue.
1174  */
1175 static void xhci_complete_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1176                 struct xhci_command *command, u32 status)
1177 {
1178         command->status = status;
1179         list_del(&command->cmd_list);
1180         if (command->completion)
1181                 complete(command->completion);
1182         else
1183                 xhci_free_command(xhci, command);
1184 }
1185
1186
1187 /* Check to see if a command in the device's command queue matches this one.
1188  * Signal the completion or free the command, and return 1.  Return 0 if the
1189  * completed command isn't at the head of the command list.
1190  */
1191 static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1192                 struct xhci_virt_device *virt_dev,
1193                 struct xhci_event_cmd *event)
1194 {
1195         struct xhci_command *command;
1196
1197         if (list_empty(&virt_dev->cmd_list))
1198                 return 0;
1199
1200         command = list_entry(virt_dev->cmd_list.next,
1201                         struct xhci_command, cmd_list);
1202         if (xhci->cmd_ring->dequeue != command->command_trb)
1203                 return 0;
1204
1205         xhci_complete_cmd_in_cmd_wait_list(xhci, command,
1206                         GET_COMP_CODE(le32_to_cpu(event->status)));
1207         return 1;
1208 }
1209
1210 /*
1211  * Finding the command trb need to be cancelled and modifying it to
1212  * NO OP command. And if the command is in device's command wait
1213  * list, finishing and freeing it.
1214  *
1215  * If we can't find the command trb, we think it had already been
1216  * executed.
1217  */
1218 static void xhci_cmd_to_noop(struct xhci_hcd *xhci, struct xhci_cd *cur_cd)
1219 {
1220         struct xhci_segment *cur_seg;
1221         union xhci_trb *cmd_trb;
1222         u32 cycle_state;
1223
1224         if (xhci->cmd_ring->dequeue == xhci->cmd_ring->enqueue)
1225                 return;
1226
1227         /* find the current segment of command ring */
1228         cur_seg = find_trb_seg(xhci->cmd_ring->first_seg,
1229                         xhci->cmd_ring->dequeue, &cycle_state);
1230
1231         if (!cur_seg) {
1232                 xhci_warn(xhci, "Command ring mismatch, dequeue = %p %llx (dma)\n",
1233                                 xhci->cmd_ring->dequeue,
1234                                 (unsigned long long)
1235                                 xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
1236                                         xhci->cmd_ring->dequeue));
1237                 xhci_debug_ring(xhci, xhci->cmd_ring);
1238                 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
1239                 return;
1240         }
1241
1242         /* find the command trb matched by cd from command ring */
1243         for (cmd_trb = xhci->cmd_ring->dequeue;
1244                         cmd_trb != xhci->cmd_ring->enqueue;
1245                         next_trb(xhci, xhci->cmd_ring, &cur_seg, &cmd_trb)) {
1246                 /* If the trb is link trb, continue */
1247                 if (TRB_TYPE_LINK_LE32(cmd_trb->generic.field[3]))
1248                         continue;
1249
1250                 if (cur_cd->cmd_trb == cmd_trb) {
1251
1252                         /* If the command in device's command list, we should
1253                          * finish it and free the command structure.
1254                          */
1255                         if (cur_cd->command)
1256                                 xhci_complete_cmd_in_cmd_wait_list(xhci,
1257                                         cur_cd->command, COMP_CMD_STOP);
1258
1259                         /* get cycle state from the origin command trb */
1260                         cycle_state = le32_to_cpu(cmd_trb->generic.field[3])
1261                                 & TRB_CYCLE;
1262
1263                         /* modify the command trb to NO OP command */
1264                         cmd_trb->generic.field[0] = 0;
1265                         cmd_trb->generic.field[1] = 0;
1266                         cmd_trb->generic.field[2] = 0;
1267                         cmd_trb->generic.field[3] = cpu_to_le32(
1268                                         TRB_TYPE(TRB_CMD_NOOP) | cycle_state);
1269                         break;
1270                 }
1271         }
1272 }
1273
1274 static void xhci_cancel_cmd_in_cd_list(struct xhci_hcd *xhci)
1275 {
1276         struct xhci_cd *cur_cd, *next_cd;
1277
1278         if (list_empty(&xhci->cancel_cmd_list))
1279                 return;
1280
1281         list_for_each_entry_safe(cur_cd, next_cd,
1282                         &xhci->cancel_cmd_list, cancel_cmd_list) {
1283                 xhci_cmd_to_noop(xhci, cur_cd);
1284                 list_del(&cur_cd->cancel_cmd_list);
1285                 kfree(cur_cd);
1286         }
1287 }
1288
1289 /*
1290  * traversing the cancel_cmd_list. If the command descriptor according
1291  * to cmd_trb is found, the function free it and return 1, otherwise
1292  * return 0.
1293  */
1294 static int xhci_search_cmd_trb_in_cd_list(struct xhci_hcd *xhci,
1295                 union xhci_trb *cmd_trb)
1296 {
1297         struct xhci_cd *cur_cd, *next_cd;
1298
1299         if (list_empty(&xhci->cancel_cmd_list))
1300                 return 0;
1301
1302         list_for_each_entry_safe(cur_cd, next_cd,
1303                         &xhci->cancel_cmd_list, cancel_cmd_list) {
1304                 if (cur_cd->cmd_trb == cmd_trb) {
1305                         if (cur_cd->command)
1306                                 xhci_complete_cmd_in_cmd_wait_list(xhci,
1307                                         cur_cd->command, COMP_CMD_STOP);
1308                         list_del(&cur_cd->cancel_cmd_list);
1309                         kfree(cur_cd);
1310                         return 1;
1311                 }
1312         }
1313
1314         return 0;
1315 }
1316
1317 /*
1318  * If the cmd_trb_comp_code is COMP_CMD_ABORT, we just check whether the
1319  * trb pointed by the command ring dequeue pointer is the trb we want to
1320  * cancel or not. And if the cmd_trb_comp_code is COMP_CMD_STOP, we will
1321  * traverse the cancel_cmd_list to trun the all of the commands according
1322  * to command descriptor to NO-OP trb.
1323  */
1324 static int handle_stopped_cmd_ring(struct xhci_hcd *xhci,
1325                 int cmd_trb_comp_code)
1326 {
1327         int cur_trb_is_good = 0;
1328
1329         /* Searching the cmd trb pointed by the command ring dequeue
1330          * pointer in command descriptor list. If it is found, free it.
1331          */
1332         cur_trb_is_good = xhci_search_cmd_trb_in_cd_list(xhci,
1333                         xhci->cmd_ring->dequeue);
1334
1335         if (cmd_trb_comp_code == COMP_CMD_ABORT)
1336                 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
1337         else if (cmd_trb_comp_code == COMP_CMD_STOP) {
1338                 /* traversing the cancel_cmd_list and canceling
1339                  * the command according to command descriptor
1340                  */
1341                 xhci_cancel_cmd_in_cd_list(xhci);
1342
1343                 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
1344                 /*
1345                  * ring command ring doorbell again to restart the
1346                  * command ring
1347                  */
1348                 if (xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue)
1349                         xhci_ring_cmd_db(xhci);
1350         }
1351         return cur_trb_is_good;
1352 }
1353
1354 static void handle_cmd_completion(struct xhci_hcd *xhci,
1355                 struct xhci_event_cmd *event)
1356 {
1357         int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1358         u64 cmd_dma;
1359         dma_addr_t cmd_dequeue_dma;
1360         struct xhci_input_control_ctx *ctrl_ctx;
1361         struct xhci_virt_device *virt_dev;
1362         unsigned int ep_index;
1363         struct xhci_ring *ep_ring;
1364         unsigned int ep_state;
1365
1366         cmd_dma = le64_to_cpu(event->cmd_trb);
1367         cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
1368                         xhci->cmd_ring->dequeue);
1369         /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1370         if (cmd_dequeue_dma == 0) {
1371                 xhci->error_bitmask |= 1 << 4;
1372                 return;
1373         }
1374         /* Does the DMA address match our internal dequeue pointer address? */
1375         if (cmd_dma != (u64) cmd_dequeue_dma) {
1376                 xhci->error_bitmask |= 1 << 5;
1377                 return;
1378         }
1379
1380         if ((GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_CMD_ABORT) ||
1381                 (GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_CMD_STOP)) {
1382                 /* If the return value is 0, we think the trb pointed by
1383                  * command ring dequeue pointer is a good trb. The good
1384                  * trb means we don't want to cancel the trb, but it have
1385                  * been stopped by host. So we should handle it normally.
1386                  * Otherwise, driver should invoke inc_deq() and return.
1387                  */
1388                 if (handle_stopped_cmd_ring(xhci,
1389                                 GET_COMP_CODE(le32_to_cpu(event->status)))) {
1390                         inc_deq(xhci, xhci->cmd_ring);
1391                         return;
1392                 }
1393         }
1394
1395         switch (le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])
1396                 & TRB_TYPE_BITMASK) {
1397         case TRB_TYPE(TRB_ENABLE_SLOT):
1398                 if (GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_SUCCESS)
1399                         xhci->slot_id = slot_id;
1400                 else
1401                         xhci->slot_id = 0;
1402                 complete(&xhci->addr_dev);
1403                 break;
1404         case TRB_TYPE(TRB_DISABLE_SLOT):
1405                 if (xhci->devs[slot_id]) {
1406                         if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1407                                 /* Delete default control endpoint resources */
1408                                 xhci_free_device_endpoint_resources(xhci,
1409                                                 xhci->devs[slot_id], true);
1410                         xhci_free_virt_device(xhci, slot_id);
1411                 }
1412                 break;
1413         case TRB_TYPE(TRB_CONFIG_EP):
1414                 virt_dev = xhci->devs[slot_id];
1415                 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1416                         break;
1417                 /*
1418                  * Configure endpoint commands can come from the USB core
1419                  * configuration or alt setting changes, or because the HW
1420                  * needed an extra configure endpoint command after a reset
1421                  * endpoint command or streams were being configured.
1422                  * If the command was for a halted endpoint, the xHCI driver
1423                  * is not waiting on the configure endpoint command.
1424                  */
1425                 ctrl_ctx = xhci_get_input_control_ctx(xhci,
1426                                 virt_dev->in_ctx);
1427                 /* Input ctx add_flags are the endpoint index plus one */
1428                 ep_index = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags)) - 1;
1429                 /* A usb_set_interface() call directly after clearing a halted
1430                  * condition may race on this quirky hardware.  Not worth
1431                  * worrying about, since this is prototype hardware.  Not sure
1432                  * if this will work for streams, but streams support was
1433                  * untested on this prototype.
1434                  */
1435                 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
1436                                 ep_index != (unsigned int) -1 &&
1437                     le32_to_cpu(ctrl_ctx->add_flags) - SLOT_FLAG ==
1438                     le32_to_cpu(ctrl_ctx->drop_flags)) {
1439                         ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
1440                         ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
1441                         if (!(ep_state & EP_HALTED))
1442                                 goto bandwidth_change;
1443                         xhci_dbg(xhci, "Completed config ep cmd - "
1444                                         "last ep index = %d, state = %d\n",
1445                                         ep_index, ep_state);
1446                         /* Clear internal halted state and restart ring(s) */
1447                         xhci->devs[slot_id]->eps[ep_index].ep_state &=
1448                                 ~EP_HALTED;
1449                         ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1450                         break;
1451                 }
1452 bandwidth_change:
1453                 xhci_dbg(xhci, "Completed config ep cmd\n");
1454                 xhci->devs[slot_id]->cmd_status =
1455                         GET_COMP_CODE(le32_to_cpu(event->status));
1456                 complete(&xhci->devs[slot_id]->cmd_completion);
1457                 break;
1458         case TRB_TYPE(TRB_EVAL_CONTEXT):
1459                 virt_dev = xhci->devs[slot_id];
1460                 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1461                         break;
1462                 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
1463                 complete(&xhci->devs[slot_id]->cmd_completion);
1464                 break;
1465         case TRB_TYPE(TRB_ADDR_DEV):
1466                 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
1467                 complete(&xhci->addr_dev);
1468                 break;
1469         case TRB_TYPE(TRB_STOP_RING):
1470                 handle_stopped_endpoint(xhci, xhci->cmd_ring->dequeue, event);
1471                 break;
1472         case TRB_TYPE(TRB_SET_DEQ):
1473                 handle_set_deq_completion(xhci, event, xhci->cmd_ring->dequeue);
1474                 break;
1475         case TRB_TYPE(TRB_CMD_NOOP):
1476                 break;
1477         case TRB_TYPE(TRB_RESET_EP):
1478                 handle_reset_ep_completion(xhci, event, xhci->cmd_ring->dequeue);
1479                 break;
1480         case TRB_TYPE(TRB_RESET_DEV):
1481                 xhci_dbg(xhci, "Completed reset device command.\n");
1482                 slot_id = TRB_TO_SLOT_ID(
1483                         le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
1484                 virt_dev = xhci->devs[slot_id];
1485                 if (virt_dev)
1486                         handle_cmd_in_cmd_wait_list(xhci, virt_dev, event);
1487                 else
1488                         xhci_warn(xhci, "Reset device command completion "
1489                                         "for disabled slot %u\n", slot_id);
1490                 break;
1491         case TRB_TYPE(TRB_NEC_GET_FW):
1492                 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1493                         xhci->error_bitmask |= 1 << 6;
1494                         break;
1495                 }
1496                 xhci_dbg(xhci, "NEC firmware version %2x.%02x\n",
1497                          NEC_FW_MAJOR(le32_to_cpu(event->status)),
1498                          NEC_FW_MINOR(le32_to_cpu(event->status)));
1499                 break;
1500         default:
1501                 /* Skip over unknown commands on the event ring */
1502                 xhci->error_bitmask |= 1 << 6;
1503                 break;
1504         }
1505         inc_deq(xhci, xhci->cmd_ring);
1506 }
1507
1508 static void handle_vendor_event(struct xhci_hcd *xhci,
1509                 union xhci_trb *event)
1510 {
1511         u32 trb_type;
1512
1513         trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
1514         xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1515         if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1516                 handle_cmd_completion(xhci, &event->event_cmd);
1517 }
1518
1519 /* @port_id: the one-based port ID from the hardware (indexed from array of all
1520  * port registers -- USB 3.0 and USB 2.0).
1521  *
1522  * Returns a zero-based port number, which is suitable for indexing into each of
1523  * the split roothubs' port arrays and bus state arrays.
1524  * Add one to it in order to call xhci_find_slot_id_by_port.
1525  */
1526 static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1527                 struct xhci_hcd *xhci, u32 port_id)
1528 {
1529         unsigned int i;
1530         unsigned int num_similar_speed_ports = 0;
1531
1532         /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1533          * and usb2_ports are 0-based indexes.  Count the number of similar
1534          * speed ports, up to 1 port before this port.
1535          */
1536         for (i = 0; i < (port_id - 1); i++) {
1537                 u8 port_speed = xhci->port_array[i];
1538
1539                 /*
1540                  * Skip ports that don't have known speeds, or have duplicate
1541                  * Extended Capabilities port speed entries.
1542                  */
1543                 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
1544                         continue;
1545
1546                 /*
1547                  * USB 3.0 ports are always under a USB 3.0 hub.  USB 2.0 and
1548                  * 1.1 ports are under the USB 2.0 hub.  If the port speed
1549                  * matches the device speed, it's a similar speed port.
1550                  */
1551                 if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
1552                         num_similar_speed_ports++;
1553         }
1554         return num_similar_speed_ports;
1555 }
1556
1557 static void handle_device_notification(struct xhci_hcd *xhci,
1558                 union xhci_trb *event)
1559 {
1560         u32 slot_id;
1561         struct usb_device *udev;
1562
1563         slot_id = TRB_TO_SLOT_ID(event->generic.field[3]);
1564         if (!xhci->devs[slot_id]) {
1565                 xhci_warn(xhci, "Device Notification event for "
1566                                 "unused slot %u\n", slot_id);
1567                 return;
1568         }
1569
1570         xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1571                         slot_id);
1572         udev = xhci->devs[slot_id]->udev;
1573         if (udev && udev->parent)
1574                 usb_wakeup_notification(udev->parent, udev->portnum);
1575 }
1576
1577 static void handle_port_status(struct xhci_hcd *xhci,
1578                 union xhci_trb *event)
1579 {
1580         struct usb_hcd *hcd;
1581         u32 port_id;
1582         u32 temp, temp1;
1583         int max_ports;
1584         int slot_id;
1585         unsigned int faked_port_index;
1586         u8 major_revision;
1587         struct xhci_bus_state *bus_state;
1588         __le32 __iomem **port_array;
1589         bool bogus_port_status = false;
1590
1591         /* Port status change events always have a successful completion code */
1592         if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
1593                 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1594                 xhci->error_bitmask |= 1 << 8;
1595         }
1596         port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
1597         xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1598
1599         max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1600         if ((port_id <= 0) || (port_id > max_ports)) {
1601                 xhci_warn(xhci, "Invalid port id %d\n", port_id);
1602                 bogus_port_status = true;
1603                 goto cleanup;
1604         }
1605
1606         /* Figure out which usb_hcd this port is attached to:
1607          * is it a USB 3.0 port or a USB 2.0/1.1 port?
1608          */
1609         major_revision = xhci->port_array[port_id - 1];
1610         if (major_revision == 0) {
1611                 xhci_warn(xhci, "Event for port %u not in "
1612                                 "Extended Capabilities, ignoring.\n",
1613                                 port_id);
1614                 bogus_port_status = true;
1615                 goto cleanup;
1616         }
1617         if (major_revision == DUPLICATE_ENTRY) {
1618                 xhci_warn(xhci, "Event for port %u duplicated in"
1619                                 "Extended Capabilities, ignoring.\n",
1620                                 port_id);
1621                 bogus_port_status = true;
1622                 goto cleanup;
1623         }
1624
1625         /*
1626          * Hardware port IDs reported by a Port Status Change Event include USB
1627          * 3.0 and USB 2.0 ports.  We want to check if the port has reported a
1628          * resume event, but we first need to translate the hardware port ID
1629          * into the index into the ports on the correct split roothub, and the
1630          * correct bus_state structure.
1631          */
1632         /* Find the right roothub. */
1633         hcd = xhci_to_hcd(xhci);
1634         if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
1635                 hcd = xhci->shared_hcd;
1636         bus_state = &xhci->bus_state[hcd_index(hcd)];
1637         if (hcd->speed == HCD_USB3)
1638                 port_array = xhci->usb3_ports;
1639         else
1640                 port_array = xhci->usb2_ports;
1641         /* Find the faked port hub number */
1642         faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1643                         port_id);
1644
1645         temp = xhci_readl(xhci, port_array[faked_port_index]);
1646         if (hcd->state == HC_STATE_SUSPENDED) {
1647                 xhci_dbg(xhci, "resume root hub\n");
1648                 usb_hcd_resume_root_hub(hcd);
1649         }
1650
1651         if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1652                 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1653
1654                 temp1 = xhci_readl(xhci, &xhci->op_regs->command);
1655                 if (!(temp1 & CMD_RUN)) {
1656                         xhci_warn(xhci, "xHC is not running.\n");
1657                         goto cleanup;
1658                 }
1659
1660                 if (DEV_SUPERSPEED(temp)) {
1661                         xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
1662                         /* Set a flag to say the port signaled remote wakeup,
1663                          * so we can tell the difference between the end of
1664                          * device and host initiated resume.
1665                          */
1666                         bus_state->port_remote_wakeup |= 1 << faked_port_index;
1667                         xhci_test_and_clear_bit(xhci, port_array,
1668                                         faked_port_index, PORT_PLC);
1669                         xhci_set_link_state(xhci, port_array, faked_port_index,
1670                                                 XDEV_U0);
1671                         /* Need to wait until the next link state change
1672                          * indicates the device is actually in U0.
1673                          */
1674                         bogus_port_status = true;
1675                         goto cleanup;
1676                 } else {
1677                         xhci_dbg(xhci, "resume HS port %d\n", port_id);
1678                         bus_state->resume_done[faked_port_index] = jiffies +
1679                                 msecs_to_jiffies(20);
1680                         mod_timer(&hcd->rh_timer,
1681                                   bus_state->resume_done[faked_port_index]);
1682                         /* Do the rest in GetPortStatus */
1683                 }
1684         }
1685
1686         if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
1687                         DEV_SUPERSPEED(temp)) {
1688                 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
1689                 /* We've just brought the device into U0 through either the
1690                  * Resume state after a device remote wakeup, or through the
1691                  * U3Exit state after a host-initiated resume.  If it's a device
1692                  * initiated remote wake, don't pass up the link state change,
1693                  * so the roothub behavior is consistent with external
1694                  * USB 3.0 hub behavior.
1695                  */
1696                 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1697                                 faked_port_index + 1);
1698                 if (slot_id && xhci->devs[slot_id])
1699                         xhci_ring_device(xhci, slot_id);
1700                 if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
1701                         bus_state->port_remote_wakeup &=
1702                                 ~(1 << faked_port_index);
1703                         xhci_test_and_clear_bit(xhci, port_array,
1704                                         faked_port_index, PORT_PLC);
1705                         usb_wakeup_notification(hcd->self.root_hub,
1706                                         faked_port_index + 1);
1707                         bogus_port_status = true;
1708                         goto cleanup;
1709                 }
1710         }
1711
1712         if (hcd->speed != HCD_USB3)
1713                 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1714                                         PORT_PLC);
1715
1716 cleanup:
1717         /* Update event ring dequeue pointer before dropping the lock */
1718         inc_deq(xhci, xhci->event_ring);
1719
1720         /* Don't make the USB core poll the roothub if we got a bad port status
1721          * change event.  Besides, at that point we can't tell which roothub
1722          * (USB 2.0 or USB 3.0) to kick.
1723          */
1724         if (bogus_port_status)
1725                 return;
1726
1727         /*
1728          * xHCI port-status-change events occur when the "or" of all the
1729          * status-change bits in the portsc register changes from 0 to 1.
1730          * New status changes won't cause an event if any other change
1731          * bits are still set.  When an event occurs, switch over to
1732          * polling to avoid losing status changes.
1733          */
1734         xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1735         set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1736         spin_unlock(&xhci->lock);
1737         /* Pass this up to the core */
1738         usb_hcd_poll_rh_status(hcd);
1739         spin_lock(&xhci->lock);
1740 }
1741
1742 /*
1743  * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1744  * at end_trb, which may be in another segment.  If the suspect DMA address is a
1745  * TRB in this TD, this function returns that TRB's segment.  Otherwise it
1746  * returns 0.
1747  */
1748 struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
1749                 union xhci_trb  *start_trb,
1750                 union xhci_trb  *end_trb,
1751                 dma_addr_t      suspect_dma)
1752 {
1753         dma_addr_t start_dma;
1754         dma_addr_t end_seg_dma;
1755         dma_addr_t end_trb_dma;
1756         struct xhci_segment *cur_seg;
1757
1758         start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
1759         cur_seg = start_seg;
1760
1761         do {
1762                 if (start_dma == 0)
1763                         return NULL;
1764                 /* We may get an event for a Link TRB in the middle of a TD */
1765                 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
1766                                 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
1767                 /* If the end TRB isn't in this segment, this is set to 0 */
1768                 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
1769
1770                 if (end_trb_dma > 0) {
1771                         /* The end TRB is in this segment, so suspect should be here */
1772                         if (start_dma <= end_trb_dma) {
1773                                 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1774                                         return cur_seg;
1775                         } else {
1776                                 /* Case for one segment with
1777                                  * a TD wrapped around to the top
1778                                  */
1779                                 if ((suspect_dma >= start_dma &&
1780                                                         suspect_dma <= end_seg_dma) ||
1781                                                 (suspect_dma >= cur_seg->dma &&
1782                                                  suspect_dma <= end_trb_dma))
1783                                         return cur_seg;
1784                         }
1785                         return NULL;
1786                 } else {
1787                         /* Might still be somewhere in this segment */
1788                         if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1789                                 return cur_seg;
1790                 }
1791                 cur_seg = cur_seg->next;
1792                 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
1793         } while (cur_seg != start_seg);
1794
1795         return NULL;
1796 }
1797
1798 static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1799                 unsigned int slot_id, unsigned int ep_index,
1800                 unsigned int stream_id,
1801                 struct xhci_td *td, union xhci_trb *event_trb)
1802 {
1803         struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1804         ep->ep_state |= EP_HALTED;
1805         ep->stopped_td = td;
1806         ep->stopped_trb = event_trb;
1807         ep->stopped_stream = stream_id;
1808
1809         xhci_queue_reset_ep(xhci, slot_id, ep_index);
1810         xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
1811
1812         ep->stopped_td = NULL;
1813         ep->stopped_trb = NULL;
1814         ep->stopped_stream = 0;
1815
1816         xhci_ring_cmd_db(xhci);
1817 }
1818
1819 /* Check if an error has halted the endpoint ring.  The class driver will
1820  * cleanup the halt for a non-default control endpoint if we indicate a stall.
1821  * However, a babble and other errors also halt the endpoint ring, and the class
1822  * driver won't clear the halt in that case, so we need to issue a Set Transfer
1823  * Ring Dequeue Pointer command manually.
1824  */
1825 static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1826                 struct xhci_ep_ctx *ep_ctx,
1827                 unsigned int trb_comp_code)
1828 {
1829         /* TRB completion codes that may require a manual halt cleanup */
1830         if (trb_comp_code == COMP_TX_ERR ||
1831                         trb_comp_code == COMP_BABBLE ||
1832                         trb_comp_code == COMP_SPLIT_ERR)
1833                 /* The 0.96 spec says a babbling control endpoint
1834                  * is not halted. The 0.96 spec says it is.  Some HW
1835                  * claims to be 0.95 compliant, but it halts the control
1836                  * endpoint anyway.  Check if a babble halted the
1837                  * endpoint.
1838                  */
1839                 if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1840                     cpu_to_le32(EP_STATE_HALTED))
1841                         return 1;
1842
1843         return 0;
1844 }
1845
1846 int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1847 {
1848         if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1849                 /* Vendor defined "informational" completion code,
1850                  * treat as not-an-error.
1851                  */
1852                 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1853                                 trb_comp_code);
1854                 xhci_dbg(xhci, "Treating code as success.\n");
1855                 return 1;
1856         }
1857         return 0;
1858 }
1859
1860 /*
1861  * Finish the td processing, remove the td from td list;
1862  * Return 1 if the urb can be given back.
1863  */
1864 static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1865         union xhci_trb *event_trb, struct xhci_transfer_event *event,
1866         struct xhci_virt_ep *ep, int *status, bool skip)
1867 {
1868         struct xhci_virt_device *xdev;
1869         struct xhci_ring *ep_ring;
1870         unsigned int slot_id;
1871         int ep_index;
1872         struct urb *urb = NULL;
1873         struct xhci_ep_ctx *ep_ctx;
1874         int ret = 0;
1875         struct urb_priv *urb_priv;
1876         u32 trb_comp_code;
1877
1878         slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1879         xdev = xhci->devs[slot_id];
1880         ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1881         ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1882         ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
1883         trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
1884
1885         if (skip)
1886                 goto td_cleanup;
1887
1888         if (trb_comp_code == COMP_STOP_INVAL ||
1889                         trb_comp_code == COMP_STOP) {
1890                 /* The Endpoint Stop Command completion will take care of any
1891                  * stopped TDs.  A stopped TD may be restarted, so don't update
1892                  * the ring dequeue pointer or take this TD off any lists yet.
1893                  */
1894                 ep->stopped_td = td;
1895                 ep->stopped_trb = event_trb;
1896                 return 0;
1897         } else {
1898                 if (trb_comp_code == COMP_STALL) {
1899                         /* The transfer is completed from the driver's
1900                          * perspective, but we need to issue a set dequeue
1901                          * command for this stalled endpoint to move the dequeue
1902                          * pointer past the TD.  We can't do that here because
1903                          * the halt condition must be cleared first.  Let the
1904                          * USB class driver clear the stall later.
1905                          */
1906                         ep->stopped_td = td;
1907                         ep->stopped_trb = event_trb;
1908                         ep->stopped_stream = ep_ring->stream_id;
1909                 } else if (xhci_requires_manual_halt_cleanup(xhci,
1910                                         ep_ctx, trb_comp_code)) {
1911                         /* Other types of errors halt the endpoint, but the
1912                          * class driver doesn't call usb_reset_endpoint() unless
1913                          * the error is -EPIPE.  Clear the halted status in the
1914                          * xHCI hardware manually.
1915                          */
1916                         xhci_cleanup_halted_endpoint(xhci,
1917                                         slot_id, ep_index, ep_ring->stream_id,
1918                                         td, event_trb);
1919                 } else {
1920                         /* Update ring dequeue pointer */
1921                         while (ep_ring->dequeue != td->last_trb)
1922                                 inc_deq(xhci, ep_ring);
1923                         inc_deq(xhci, ep_ring);
1924                 }
1925
1926 td_cleanup:
1927                 /* Clean up the endpoint's TD list */
1928                 urb = td->urb;
1929                 urb_priv = urb->hcpriv;
1930
1931                 /* Do one last check of the actual transfer length.
1932                  * If the host controller said we transferred more data than
1933                  * the buffer length, urb->actual_length will be a very big
1934                  * number (since it's unsigned).  Play it safe and say we didn't
1935                  * transfer anything.
1936                  */
1937                 if (urb->actual_length > urb->transfer_buffer_length) {
1938                         xhci_warn(xhci, "URB transfer length is wrong, "
1939                                         "xHC issue? req. len = %u, "
1940                                         "act. len = %u\n",
1941                                         urb->transfer_buffer_length,
1942                                         urb->actual_length);
1943                         urb->actual_length = 0;
1944                         if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1945                                 *status = -EREMOTEIO;
1946                         else
1947                                 *status = 0;
1948                 }
1949                 list_del_init(&td->td_list);
1950                 /* Was this TD slated to be cancelled but completed anyway? */
1951                 if (!list_empty(&td->cancelled_td_list))
1952                         list_del_init(&td->cancelled_td_list);
1953
1954                 urb_priv->td_cnt++;
1955                 /* Giveback the urb when all the tds are completed */
1956                 if (urb_priv->td_cnt == urb_priv->length) {
1957                         ret = 1;
1958                         if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
1959                                 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
1960                                 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs
1961                                         == 0) {
1962                                         if (xhci->quirks & XHCI_AMD_PLL_FIX)
1963                                                 usb_amd_quirk_pll_enable();
1964                                 }
1965                         }
1966                 }
1967         }
1968
1969         return ret;
1970 }
1971
1972 /*
1973  * Process control tds, update urb status and actual_length.
1974  */
1975 static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
1976         union xhci_trb *event_trb, struct xhci_transfer_event *event,
1977         struct xhci_virt_ep *ep, int *status)
1978 {
1979         struct xhci_virt_device *xdev;
1980         struct xhci_ring *ep_ring;
1981         unsigned int slot_id;
1982         int ep_index;
1983         struct xhci_ep_ctx *ep_ctx;
1984         u32 trb_comp_code;
1985
1986         slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1987         xdev = xhci->devs[slot_id];
1988         ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1989         ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1990         ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
1991         trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
1992
1993         switch (trb_comp_code) {
1994         case COMP_SUCCESS:
1995                 if (event_trb == ep_ring->dequeue) {
1996                         xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
1997                                         "without IOC set??\n");
1998                         *status = -ESHUTDOWN;
1999                 } else if (event_trb != td->last_trb) {
2000                         xhci_warn(xhci, "WARN: Success on ctrl data TRB "
2001                                         "without IOC set??\n");
2002                         *status = -ESHUTDOWN;
2003                 } else {
2004                         *status = 0;
2005                 }
2006                 break;
2007         case COMP_SHORT_TX:
2008                 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2009                         *status = -EREMOTEIO;
2010                 else
2011                         *status = 0;
2012                 break;
2013         case COMP_STOP_INVAL:
2014         case COMP_STOP:
2015                 return finish_td(xhci, td, event_trb, event, ep, status, false);
2016         default:
2017                 if (!xhci_requires_manual_halt_cleanup(xhci,
2018                                         ep_ctx, trb_comp_code))
2019                         break;
2020                 xhci_dbg(xhci, "TRB error code %u, "
2021                                 "halted endpoint index = %u\n",
2022                                 trb_comp_code, ep_index);
2023                 /* else fall through */
2024         case COMP_STALL:
2025                 /* Did we transfer part of the data (middle) phase? */
2026                 if (event_trb != ep_ring->dequeue &&
2027                                 event_trb != td->last_trb)
2028                         td->urb->actual_length =
2029                                 td->urb->transfer_buffer_length
2030                                 - TRB_LEN(le32_to_cpu(event->transfer_len));
2031                 else
2032                         td->urb->actual_length = 0;
2033
2034                 xhci_cleanup_halted_endpoint(xhci,
2035                         slot_id, ep_index, 0, td, event_trb);
2036                 return finish_td(xhci, td, event_trb, event, ep, status, true);
2037         }
2038         /*
2039          * Did we transfer any data, despite the errors that might have
2040          * happened?  I.e. did we get past the setup stage?
2041          */
2042         if (event_trb != ep_ring->dequeue) {
2043                 /* The event was for the status stage */
2044                 if (event_trb == td->last_trb) {
2045                         if (td->urb->actual_length != 0) {
2046                                 /* Don't overwrite a previously set error code
2047                                  */
2048                                 if ((*status == -EINPROGRESS || *status == 0) &&
2049                                                 (td->urb->transfer_flags
2050                                                  & URB_SHORT_NOT_OK))
2051                                         /* Did we already see a short data
2052                                          * stage? */
2053                                         *status = -EREMOTEIO;
2054                         } else {
2055                                 td->urb->actual_length =
2056                                         td->urb->transfer_buffer_length;
2057                         }
2058                 } else {
2059                 /* Maybe the event was for the data stage? */
2060                         td->urb->actual_length =
2061                                 td->urb->transfer_buffer_length -
2062                                 TRB_LEN(le32_to_cpu(event->transfer_len));
2063                         xhci_dbg(xhci, "Waiting for status "
2064                                         "stage event\n");
2065                         return 0;
2066                 }
2067         }
2068
2069         return finish_td(xhci, td, event_trb, event, ep, status, false);
2070 }
2071
2072 /*
2073  * Process isochronous tds, update urb packet status and actual_length.
2074  */
2075 static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2076         union xhci_trb *event_trb, struct xhci_transfer_event *event,
2077         struct xhci_virt_ep *ep, int *status)
2078 {
2079         struct xhci_ring *ep_ring;
2080         struct urb_priv *urb_priv;
2081         int idx;
2082         int len = 0;
2083         union xhci_trb *cur_trb;
2084         struct xhci_segment *cur_seg;
2085         struct usb_iso_packet_descriptor *frame;
2086         u32 trb_comp_code;
2087         bool skip_td = false;
2088
2089         ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2090         trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2091         urb_priv = td->urb->hcpriv;
2092         idx = urb_priv->td_cnt;
2093         frame = &td->urb->iso_frame_desc[idx];
2094
2095         /* handle completion code */
2096         switch (trb_comp_code) {
2097         case COMP_SUCCESS:
2098                 frame->status = 0;
2099                 break;
2100         case COMP_SHORT_TX:
2101                 frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2102                                 -EREMOTEIO : 0;
2103                 break;
2104         case COMP_BW_OVER:
2105                 frame->status = -ECOMM;
2106                 skip_td = true;
2107                 break;
2108         case COMP_BUFF_OVER:
2109         case COMP_BABBLE:
2110                 frame->status = -EOVERFLOW;
2111                 skip_td = true;
2112                 break;
2113         case COMP_DEV_ERR:
2114         case COMP_STALL:
2115                 frame->status = -EPROTO;
2116                 skip_td = true;
2117                 break;
2118         case COMP_STOP:
2119         case COMP_STOP_INVAL:
2120                 break;
2121         default:
2122                 frame->status = -1;
2123                 break;
2124         }
2125
2126         if (trb_comp_code == COMP_SUCCESS || skip_td) {
2127                 frame->actual_length = frame->length;
2128                 td->urb->actual_length += frame->length;
2129         } else {
2130                 for (cur_trb = ep_ring->dequeue,
2131                      cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
2132                      next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
2133                         if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2134                             !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
2135                                 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
2136                 }
2137                 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
2138                         TRB_LEN(le32_to_cpu(event->transfer_len));
2139
2140                 if (trb_comp_code != COMP_STOP_INVAL) {
2141                         frame->actual_length = len;
2142                         td->urb->actual_length += len;
2143                 }
2144         }
2145
2146         return finish_td(xhci, td, event_trb, event, ep, status, false);
2147 }
2148
2149 static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2150                         struct xhci_transfer_event *event,
2151                         struct xhci_virt_ep *ep, int *status)
2152 {
2153         struct xhci_ring *ep_ring;
2154         struct urb_priv *urb_priv;
2155         struct usb_iso_packet_descriptor *frame;
2156         int idx;
2157
2158         ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2159         urb_priv = td->urb->hcpriv;
2160         idx = urb_priv->td_cnt;
2161         frame = &td->urb->iso_frame_desc[idx];
2162
2163         /* The transfer is partly done. */
2164         frame->status = -EXDEV;
2165
2166         /* calc actual length */
2167         frame->actual_length = 0;
2168
2169         /* Update ring dequeue pointer */
2170         while (ep_ring->dequeue != td->last_trb)
2171                 inc_deq(xhci, ep_ring);
2172         inc_deq(xhci, ep_ring);
2173
2174         return finish_td(xhci, td, NULL, event, ep, status, true);
2175 }
2176
2177 /*
2178  * Process bulk and interrupt tds, update urb status and actual_length.
2179  */
2180 static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
2181         union xhci_trb *event_trb, struct xhci_transfer_event *event,
2182         struct xhci_virt_ep *ep, int *status)
2183 {
2184         struct xhci_ring *ep_ring;
2185         union xhci_trb *cur_trb;
2186         struct xhci_segment *cur_seg;
2187         u32 trb_comp_code;
2188
2189         ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2190         trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2191
2192         switch (trb_comp_code) {
2193         case COMP_SUCCESS:
2194                 /* Double check that the HW transferred everything. */
2195                 if (event_trb != td->last_trb) {
2196                         xhci_warn(xhci, "WARN Successful completion "
2197                                         "on short TX\n");
2198                         if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2199                                 *status = -EREMOTEIO;
2200                         else
2201                                 *status = 0;
2202                 } else {
2203                         *status = 0;
2204                 }
2205                 break;
2206         case COMP_SHORT_TX:
2207                 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2208                         *status = -EREMOTEIO;
2209                 else
2210                         *status = 0;
2211                 break;
2212         default:
2213                 /* Others already handled above */
2214                 break;
2215         }
2216         if (trb_comp_code == COMP_SHORT_TX)
2217                 xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
2218                                 "%d bytes untransferred\n",
2219                                 td->urb->ep->desc.bEndpointAddress,
2220                                 td->urb->transfer_buffer_length,
2221                                 TRB_LEN(le32_to_cpu(event->transfer_len)));
2222         /* Fast path - was this the last TRB in the TD for this URB? */
2223         if (event_trb == td->last_trb) {
2224                 if (TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
2225                         td->urb->actual_length =
2226                                 td->urb->transfer_buffer_length -
2227                                 TRB_LEN(le32_to_cpu(event->transfer_len));
2228                         if (td->urb->transfer_buffer_length <
2229                                         td->urb->actual_length) {
2230                                 xhci_warn(xhci, "HC gave bad length "
2231                                                 "of %d bytes left\n",
2232                                           TRB_LEN(le32_to_cpu(event->transfer_len)));
2233                                 td->urb->actual_length = 0;
2234                                 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2235                                         *status = -EREMOTEIO;
2236                                 else
2237                                         *status = 0;
2238                         }
2239                         /* Don't overwrite a previously set error code */
2240                         if (*status == -EINPROGRESS) {
2241                                 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2242                                         *status = -EREMOTEIO;
2243                                 else
2244                                         *status = 0;
2245                         }
2246                 } else {
2247                         td->urb->actual_length =
2248                                 td->urb->transfer_buffer_length;
2249                         /* Ignore a short packet completion if the
2250                          * untransferred length was zero.
2251                          */
2252                         if (*status == -EREMOTEIO)
2253                                 *status = 0;
2254                 }
2255         } else {
2256                 /* Slow path - walk the list, starting from the dequeue
2257                  * pointer, to get the actual length transferred.
2258                  */
2259                 td->urb->actual_length = 0;
2260                 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
2261                                 cur_trb != event_trb;
2262                                 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
2263                         if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2264                             !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
2265                                 td->urb->actual_length +=
2266                                         TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
2267                 }
2268                 /* If the ring didn't stop on a Link or No-op TRB, add
2269                  * in the actual bytes transferred from the Normal TRB
2270                  */
2271                 if (trb_comp_code != COMP_STOP_INVAL)
2272                         td->urb->actual_length +=
2273                                 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
2274                                 TRB_LEN(le32_to_cpu(event->transfer_len));
2275         }
2276
2277         return finish_td(xhci, td, event_trb, event, ep, status, false);
2278 }
2279
2280 /*
2281  * If this function returns an error condition, it means it got a Transfer
2282  * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2283  * At this point, the host controller is probably hosed and should be reset.
2284  */
2285 static int handle_tx_event(struct xhci_hcd *xhci,
2286                 struct xhci_transfer_event *event)
2287 {
2288         struct xhci_virt_device *xdev;
2289         struct xhci_virt_ep *ep;
2290         struct xhci_ring *ep_ring;
2291         unsigned int slot_id;
2292         int ep_index;
2293         struct xhci_td *td = NULL;
2294         dma_addr_t event_dma;
2295         struct xhci_segment *event_seg;
2296         union xhci_trb *event_trb;
2297         struct urb *urb = NULL;
2298         int status = -EINPROGRESS;
2299         struct urb_priv *urb_priv;
2300         struct xhci_ep_ctx *ep_ctx;
2301         struct list_head *tmp;
2302         u32 trb_comp_code;
2303         int ret = 0;
2304         int td_num = 0;
2305
2306         slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
2307         xdev = xhci->devs[slot_id];
2308         if (!xdev) {
2309                 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
2310                 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
2311                          (unsigned long long) xhci_trb_virt_to_dma(
2312                                  xhci->event_ring->deq_seg,
2313                                  xhci->event_ring->dequeue),
2314                          lower_32_bits(le64_to_cpu(event->buffer)),
2315                          upper_32_bits(le64_to_cpu(event->buffer)),
2316                          le32_to_cpu(event->transfer_len),
2317                          le32_to_cpu(event->flags));
2318                 xhci_dbg(xhci, "Event ring:\n");
2319                 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
2320                 return -ENODEV;
2321         }
2322
2323         /* Endpoint ID is 1 based, our index is zero based */
2324         ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2325         ep = &xdev->eps[ep_index];
2326         ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2327         ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
2328         if (!ep_ring ||
2329             (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
2330             EP_STATE_DISABLED) {
2331                 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
2332                                 "or incorrect stream ring\n");
2333                 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
2334                          (unsigned long long) xhci_trb_virt_to_dma(
2335                                  xhci->event_ring->deq_seg,
2336                                  xhci->event_ring->dequeue),
2337                          lower_32_bits(le64_to_cpu(event->buffer)),
2338                          upper_32_bits(le64_to_cpu(event->buffer)),
2339                          le32_to_cpu(event->transfer_len),
2340                          le32_to_cpu(event->flags));
2341                 xhci_dbg(xhci, "Event ring:\n");
2342                 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
2343                 return -ENODEV;
2344         }
2345
2346         /* Count current td numbers if ep->skip is set */
2347         if (ep->skip) {
2348                 list_for_each(tmp, &ep_ring->td_list)
2349                         td_num++;
2350         }
2351
2352         event_dma = le64_to_cpu(event->buffer);
2353         trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2354         /* Look for common error cases */
2355         switch (trb_comp_code) {
2356         /* Skip codes that require special handling depending on
2357          * transfer type
2358          */
2359         case COMP_SUCCESS:
2360         case COMP_SHORT_TX:
2361                 break;
2362         case COMP_STOP:
2363                 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
2364                 break;
2365         case COMP_STOP_INVAL:
2366                 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
2367                 break;
2368         case COMP_STALL:
2369                 xhci_dbg(xhci, "Stalled endpoint\n");
2370                 ep->ep_state |= EP_HALTED;
2371                 status = -EPIPE;
2372                 break;
2373         case COMP_TRB_ERR:
2374                 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
2375                 status = -EILSEQ;
2376                 break;
2377         case COMP_SPLIT_ERR:
2378         case COMP_TX_ERR:
2379                 xhci_dbg(xhci, "Transfer error on endpoint\n");
2380                 status = -EPROTO;
2381                 break;
2382         case COMP_BABBLE:
2383                 xhci_dbg(xhci, "Babble error on endpoint\n");
2384                 status = -EOVERFLOW;
2385                 break;
2386         case COMP_DB_ERR:
2387                 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2388                 status = -ENOSR;
2389                 break;
2390         case COMP_BW_OVER:
2391                 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2392                 break;
2393         case COMP_BUFF_OVER:
2394                 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2395                 break;
2396         case COMP_UNDERRUN:
2397                 /*
2398                  * When the Isoch ring is empty, the xHC will generate
2399                  * a Ring Overrun Event for IN Isoch endpoint or Ring
2400                  * Underrun Event for OUT Isoch endpoint.
2401                  */
2402                 xhci_dbg(xhci, "underrun event on endpoint\n");
2403                 if (!list_empty(&ep_ring->td_list))
2404                         xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2405                                         "still with TDs queued?\n",
2406                                  TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2407                                  ep_index);
2408                 goto cleanup;
2409         case COMP_OVERRUN:
2410                 xhci_dbg(xhci, "overrun event on endpoint\n");
2411                 if (!list_empty(&ep_ring->td_list))
2412                         xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2413                                         "still with TDs queued?\n",
2414                                  TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2415                                  ep_index);
2416                 goto cleanup;
2417         case COMP_DEV_ERR:
2418                 xhci_warn(xhci, "WARN: detect an incompatible device");
2419                 status = -EPROTO;
2420                 break;
2421         case COMP_MISSED_INT:
2422                 /*
2423                  * When encounter missed service error, one or more isoc tds
2424                  * may be missed by xHC.
2425                  * Set skip flag of the ep_ring; Complete the missed tds as
2426                  * short transfer when process the ep_ring next time.
2427                  */
2428                 ep->skip = true;
2429                 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2430                 goto cleanup;
2431         default:
2432                 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
2433                         status = 0;
2434                         break;
2435                 }
2436                 xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
2437                                 "busted\n");
2438                 goto cleanup;
2439         }
2440
2441         do {
2442                 /* This TRB should be in the TD at the head of this ring's
2443                  * TD list.
2444                  */
2445                 if (list_empty(&ep_ring->td_list)) {
2446                         xhci_warn(xhci, "WARN Event TRB for slot %d ep %d "
2447                                         "with no TDs queued?\n",
2448                                   TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2449                                   ep_index);
2450                         xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
2451                                  (le32_to_cpu(event->flags) &
2452                                   TRB_TYPE_BITMASK)>>10);
2453                         xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2454                         if (ep->skip) {
2455                                 ep->skip = false;
2456                                 xhci_dbg(xhci, "td_list is empty while skip "
2457                                                 "flag set. Clear skip flag.\n");
2458                         }
2459                         ret = 0;
2460                         goto cleanup;
2461                 }
2462
2463                 /* We've skipped all the TDs on the ep ring when ep->skip set */
2464                 if (ep->skip && td_num == 0) {
2465                         ep->skip = false;
2466                         xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2467                                                 "Clear skip flag.\n");
2468                         ret = 0;
2469                         goto cleanup;
2470                 }
2471
2472                 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
2473                 if (ep->skip)
2474                         td_num--;
2475
2476                 /* Is this a TRB in the currently executing TD? */
2477                 event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
2478                                 td->last_trb, event_dma);
2479
2480                 /*
2481                  * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2482                  * is not in the current TD pointed by ep_ring->dequeue because
2483                  * that the hardware dequeue pointer still at the previous TRB
2484                  * of the current TD. The previous TRB maybe a Link TD or the
2485                  * last TRB of the previous TD. The command completion handle
2486                  * will take care the rest.
2487                  */
2488                 if (!event_seg && trb_comp_code == COMP_STOP_INVAL) {
2489                         ret = 0;
2490                         goto cleanup;
2491                 }
2492
2493                 if (!event_seg) {
2494                         if (!ep->skip ||
2495                             !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
2496                                 /* Some host controllers give a spurious
2497                                  * successful event after a short transfer.
2498                                  * Ignore it.
2499                                  */
2500                                 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) && 
2501                                                 ep_ring->last_td_was_short) {
2502                                         ep_ring->last_td_was_short = false;
2503                                         ret = 0;
2504                                         goto cleanup;
2505                                 }
2506                                 /* HC is busted, give up! */
2507                                 xhci_err(xhci,
2508                                         "ERROR Transfer event TRB DMA ptr not "
2509                                         "part of current TD\n");
2510                                 return -ESHUTDOWN;
2511                         }
2512
2513                         ret = skip_isoc_td(xhci, td, event, ep, &status);
2514                         goto cleanup;
2515                 }
2516                 if (trb_comp_code == COMP_SHORT_TX)
2517                         ep_ring->last_td_was_short = true;
2518                 else
2519                         ep_ring->last_td_was_short = false;
2520
2521                 if (ep->skip) {
2522                         xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2523                         ep->skip = false;
2524                 }
2525
2526                 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
2527                                                 sizeof(*event_trb)];
2528                 /*
2529                  * No-op TRB should not trigger interrupts.
2530                  * If event_trb is a no-op TRB, it means the
2531                  * corresponding TD has been cancelled. Just ignore
2532                  * the TD.
2533                  */
2534                 if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
2535                         xhci_dbg(xhci,
2536                                  "event_trb is a no-op TRB. Skip it\n");
2537                         goto cleanup;
2538                 }
2539
2540                 /* Now update the urb's actual_length and give back to
2541                  * the core
2542                  */
2543                 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2544                         ret = process_ctrl_td(xhci, td, event_trb, event, ep,
2545                                                  &status);
2546                 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2547                         ret = process_isoc_td(xhci, td, event_trb, event, ep,
2548                                                  &status);
2549                 else
2550                         ret = process_bulk_intr_td(xhci, td, event_trb, event,
2551                                                  ep, &status);
2552
2553 cleanup:
2554                 /*
2555                  * Do not update event ring dequeue pointer if ep->skip is set.
2556                  * Will roll back to continue process missed tds.
2557                  */
2558                 if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
2559                         inc_deq(xhci, xhci->event_ring);
2560                 }
2561
2562                 if (ret) {
2563                         urb = td->urb;
2564                         urb_priv = urb->hcpriv;
2565                         /* Leave the TD around for the reset endpoint function
2566                          * to use(but only if it's not a control endpoint,
2567                          * since we already queued the Set TR dequeue pointer
2568                          * command for stalled control endpoints).
2569                          */
2570                         if (usb_endpoint_xfer_control(&urb->ep->desc) ||
2571                                 (trb_comp_code != COMP_STALL &&
2572                                         trb_comp_code != COMP_BABBLE))
2573                                 xhci_urb_free_priv(xhci, urb_priv);
2574                         else
2575                                 kfree(urb_priv);
2576
2577                         usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
2578                         if ((urb->actual_length != urb->transfer_buffer_length &&
2579                                                 (urb->transfer_flags &
2580                                                  URB_SHORT_NOT_OK)) ||
2581                                         (status != 0 &&
2582                                          !usb_endpoint_xfer_isoc(&urb->ep->desc)))
2583                                 xhci_dbg(xhci, "Giveback URB %p, len = %d, "
2584                                                 "expected = %x, status = %d\n",
2585                                                 urb, urb->actual_length,
2586                                                 urb->transfer_buffer_length,
2587                                                 status);
2588                         spin_unlock(&xhci->lock);
2589                         /* EHCI, UHCI, and OHCI always unconditionally set the
2590                          * urb->status of an isochronous endpoint to 0.
2591                          */
2592                         if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2593                                 status = 0;
2594                         usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
2595                         spin_lock(&xhci->lock);
2596                 }
2597
2598         /*
2599          * If ep->skip is set, it means there are missed tds on the
2600          * endpoint ring need to take care of.
2601          * Process them as short transfer until reach the td pointed by
2602          * the event.
2603          */
2604         } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
2605
2606         return 0;
2607 }
2608
2609 /*
2610  * This function handles all OS-owned events on the event ring.  It may drop
2611  * xhci->lock between event processing (e.g. to pass up port status changes).
2612  * Returns >0 for "possibly more events to process" (caller should call again),
2613  * otherwise 0 if done.  In future, <0 returns should indicate error code.
2614  */
2615 static int xhci_handle_event(struct xhci_hcd *xhci)
2616 {
2617         union xhci_trb *event;
2618         int update_ptrs = 1;
2619         int ret;
2620
2621         if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2622                 xhci->error_bitmask |= 1 << 1;
2623                 return 0;
2624         }
2625
2626         event = xhci->event_ring->dequeue;
2627         /* Does the HC or OS own the TRB? */
2628         if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2629             xhci->event_ring->cycle_state) {
2630                 xhci->error_bitmask |= 1 << 2;
2631                 return 0;
2632         }
2633
2634         /*
2635          * Barrier between reading the TRB_CYCLE (valid) flag above and any
2636          * speculative reads of the event's flags/data below.
2637          */
2638         rmb();
2639         /* FIXME: Handle more event types. */
2640         switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
2641         case TRB_TYPE(TRB_COMPLETION):
2642                 handle_cmd_completion(xhci, &event->event_cmd);
2643                 break;
2644         case TRB_TYPE(TRB_PORT_STATUS):
2645                 handle_port_status(xhci, event);
2646                 update_ptrs = 0;
2647                 break;
2648         case TRB_TYPE(TRB_TRANSFER):
2649                 ret = handle_tx_event(xhci, &event->trans_event);
2650                 if (ret < 0)
2651                         xhci->error_bitmask |= 1 << 9;
2652                 else
2653                         update_ptrs = 0;
2654                 break;
2655         case TRB_TYPE(TRB_DEV_NOTE):
2656                 handle_device_notification(xhci, event);
2657                 break;
2658         default:
2659                 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2660                     TRB_TYPE(48))
2661                         handle_vendor_event(xhci, event);
2662                 else
2663                         xhci->error_bitmask |= 1 << 3;
2664         }
2665         /* Any of the above functions may drop and re-acquire the lock, so check
2666          * to make sure a watchdog timer didn't mark the host as non-responsive.
2667          */
2668         if (xhci->xhc_state & XHCI_STATE_DYING) {
2669                 xhci_dbg(xhci, "xHCI host dying, returning from "
2670                                 "event handler.\n");
2671                 return 0;
2672         }
2673
2674         if (update_ptrs)
2675                 /* Update SW event ring dequeue pointer */
2676                 inc_deq(xhci, xhci->event_ring);
2677
2678         /* Are there more items on the event ring?  Caller will call us again to
2679          * check.
2680          */
2681         return 1;
2682 }
2683
2684 /*
2685  * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2686  * we might get bad data out of the event ring.  Section 4.10.2.7 has a list of
2687  * indicators of an event TRB error, but we check the status *first* to be safe.
2688  */
2689 irqreturn_t xhci_irq(struct usb_hcd *hcd)
2690 {
2691         struct xhci_hcd *xhci = hcd_to_xhci(hcd);
2692         u32 status;
2693         union xhci_trb *trb;
2694         u64 temp_64;
2695         union xhci_trb *event_ring_deq;
2696         dma_addr_t deq;
2697
2698         spin_lock(&xhci->lock);
2699         trb = xhci->event_ring->dequeue;
2700         /* Check if the xHC generated the interrupt, or the irq is shared */
2701         status = xhci_readl(xhci, &xhci->op_regs->status);
2702         if (status == 0xffffffff)
2703                 goto hw_died;
2704
2705         if (!(status & STS_EINT)) {
2706                 spin_unlock(&xhci->lock);
2707                 return IRQ_NONE;
2708         }
2709         if (status & STS_FATAL) {
2710                 xhci_warn(xhci, "WARNING: Host System Error\n");
2711                 xhci_halt(xhci);
2712 hw_died:
2713                 spin_unlock(&xhci->lock);
2714                 return -ESHUTDOWN;
2715         }
2716
2717         /*
2718          * Clear the op reg interrupt status first,
2719          * so we can receive interrupts from other MSI-X interrupters.
2720          * Write 1 to clear the interrupt status.
2721          */
2722         status |= STS_EINT;
2723         xhci_writel(xhci, status, &xhci->op_regs->status);
2724         /* FIXME when MSI-X is supported and there are multiple vectors */
2725         /* Clear the MSI-X event interrupt status */
2726
2727         if (hcd->irq) {
2728                 u32 irq_pending;
2729                 /* Acknowledge the PCI interrupt */
2730                 irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
2731                 irq_pending |= IMAN_IP;
2732                 xhci_writel(xhci, irq_pending, &xhci->ir_set->irq_pending);
2733         }
2734
2735         if (xhci->xhc_state & XHCI_STATE_DYING) {
2736                 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2737                                 "Shouldn't IRQs be disabled?\n");
2738                 /* Clear the event handler busy flag (RW1C);
2739                  * the event ring should be empty.
2740                  */
2741                 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2742                 xhci_write_64(xhci, temp_64 | ERST_EHB,
2743                                 &xhci->ir_set->erst_dequeue);
2744                 spin_unlock(&xhci->lock);
2745
2746                 return IRQ_HANDLED;
2747         }
2748
2749         event_ring_deq = xhci->event_ring->dequeue;
2750         /* FIXME this should be a delayed service routine
2751          * that clears the EHB.
2752          */
2753         while (xhci_handle_event(xhci) > 0) {}
2754
2755         temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2756         /* If necessary, update the HW's version of the event ring deq ptr. */
2757         if (event_ring_deq != xhci->event_ring->dequeue) {
2758                 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2759                                 xhci->event_ring->dequeue);
2760                 if (deq == 0)
2761                         xhci_warn(xhci, "WARN something wrong with SW event "
2762                                         "ring dequeue ptr.\n");
2763                 /* Update HC event ring dequeue pointer */
2764                 temp_64 &= ERST_PTR_MASK;
2765                 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2766         }
2767
2768         /* Clear the event handler busy flag (RW1C); event ring is empty. */
2769         temp_64 |= ERST_EHB;
2770         xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
2771
2772         spin_unlock(&xhci->lock);
2773
2774         return IRQ_HANDLED;
2775 }
2776
2777 irqreturn_t xhci_msi_irq(int irq, struct usb_hcd *hcd)
2778 {
2779         return xhci_irq(hcd);
2780 }
2781
2782 /****           Endpoint Ring Operations        ****/
2783
2784 /*
2785  * Generic function for queueing a TRB on a ring.
2786  * The caller must have checked to make sure there's room on the ring.
2787  *
2788  * @more_trbs_coming:   Will you enqueue more TRBs before calling
2789  *                      prepare_transfer()?
2790  */
2791 static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
2792                 bool more_trbs_coming,
2793                 u32 field1, u32 field2, u32 field3, u32 field4)
2794 {
2795         struct xhci_generic_trb *trb;
2796
2797         trb = &ring->enqueue->generic;
2798         trb->field[0] = cpu_to_le32(field1);
2799         trb->field[1] = cpu_to_le32(field2);
2800         trb->field[2] = cpu_to_le32(field3);
2801         trb->field[3] = cpu_to_le32(field4);
2802         inc_enq(xhci, ring, more_trbs_coming);
2803 }
2804
2805 /*
2806  * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2807  * FIXME allocate segments if the ring is full.
2808  */
2809 static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
2810                 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
2811 {
2812         unsigned int num_trbs_needed;
2813
2814         /* Make sure the endpoint has been added to xHC schedule */
2815         switch (ep_state) {
2816         case EP_STATE_DISABLED:
2817                 /*
2818                  * USB core changed config/interfaces without notifying us,
2819                  * or hardware is reporting the wrong state.
2820                  */
2821                 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2822                 return -ENOENT;
2823         case EP_STATE_ERROR:
2824                 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
2825                 /* FIXME event handling code for error needs to clear it */
2826                 /* XXX not sure if this should be -ENOENT or not */
2827                 return -EINVAL;
2828         case EP_STATE_HALTED:
2829                 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
2830         case EP_STATE_STOPPED:
2831         case EP_STATE_RUNNING:
2832                 break;
2833         default:
2834                 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2835                 /*
2836                  * FIXME issue Configure Endpoint command to try to get the HC
2837                  * back into a known state.
2838                  */
2839                 return -EINVAL;
2840         }
2841
2842         while (1) {
2843                 if (room_on_ring(xhci, ep_ring, num_trbs))
2844                         break;
2845
2846                 if (ep_ring == xhci->cmd_ring) {
2847                         xhci_err(xhci, "Do not support expand command ring\n");
2848                         return -ENOMEM;
2849                 }
2850
2851                 xhci_dbg(xhci, "ERROR no room on ep ring, "
2852                                         "try ring expansion\n");
2853                 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2854                 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2855                                         mem_flags)) {
2856                         xhci_err(xhci, "Ring expansion failed\n");
2857                         return -ENOMEM;
2858                 }
2859         };
2860
2861         if (enqueue_is_link_trb(ep_ring)) {
2862                 struct xhci_ring *ring = ep_ring;
2863                 union xhci_trb *next;
2864
2865                 next = ring->enqueue;
2866
2867                 while (last_trb(xhci, ring, ring->enq_seg, next)) {
2868                         /* If we're not dealing with 0.95 hardware or isoc rings
2869                          * on AMD 0.96 host, clear the chain bit.
2870                          */
2871                         if (!xhci_link_trb_quirk(xhci) &&
2872                                         !(ring->type == TYPE_ISOC &&
2873                                          (xhci->quirks & XHCI_AMD_0x96_HOST)))
2874                                 next->link.control &= cpu_to_le32(~TRB_CHAIN);
2875                         else
2876                                 next->link.control |= cpu_to_le32(TRB_CHAIN);
2877
2878                         wmb();
2879                         next->link.control ^= cpu_to_le32(TRB_CYCLE);
2880
2881                         /* Toggle the cycle bit after the last ring segment. */
2882                         if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
2883                                 ring->cycle_state = (ring->cycle_state ? 0 : 1);
2884                         }
2885                         ring->enq_seg = ring->enq_seg->next;
2886                         ring->enqueue = ring->enq_seg->trbs;
2887                         next = ring->enqueue;
2888                 }
2889         }
2890
2891         return 0;
2892 }
2893
2894 static int prepare_transfer(struct xhci_hcd *xhci,
2895                 struct xhci_virt_device *xdev,
2896                 unsigned int ep_index,
2897                 unsigned int stream_id,
2898                 unsigned int num_trbs,
2899                 struct urb *urb,
2900                 unsigned int td_index,
2901                 gfp_t mem_flags)
2902 {
2903         int ret;
2904         struct urb_priv *urb_priv;
2905         struct xhci_td  *td;
2906         struct xhci_ring *ep_ring;
2907         struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
2908
2909         ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2910         if (!ep_ring) {
2911                 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2912                                 stream_id);
2913                 return -EINVAL;
2914         }
2915
2916         ret = prepare_ring(xhci, ep_ring,
2917                            le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
2918                            num_trbs, mem_flags);
2919         if (ret)
2920                 return ret;
2921
2922         urb_priv = urb->hcpriv;
2923         td = urb_priv->td[td_index];
2924
2925         INIT_LIST_HEAD(&td->td_list);
2926         INIT_LIST_HEAD(&td->cancelled_td_list);
2927
2928         if (td_index == 0) {
2929                 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
2930                 if (unlikely(ret))
2931                         return ret;
2932         }
2933
2934         td->urb = urb;
2935         /* Add this TD to the tail of the endpoint ring's TD list */
2936         list_add_tail(&td->td_list, &ep_ring->td_list);
2937         td->start_seg = ep_ring->enq_seg;
2938         td->first_trb = ep_ring->enqueue;
2939
2940         urb_priv->td[td_index] = td;
2941
2942         return 0;
2943 }
2944
2945 static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
2946 {
2947         int num_sgs, num_trbs, running_total, temp, i;
2948         struct scatterlist *sg;
2949
2950         sg = NULL;
2951         num_sgs = urb->num_mapped_sgs;
2952         temp = urb->transfer_buffer_length;
2953
2954         num_trbs = 0;
2955         for_each_sg(urb->sg, sg, num_sgs, i) {
2956                 unsigned int len = sg_dma_len(sg);
2957
2958                 /* Scatter gather list entries may cross 64KB boundaries */
2959                 running_total = TRB_MAX_BUFF_SIZE -
2960                         (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
2961                 running_total &= TRB_MAX_BUFF_SIZE - 1;
2962                 if (running_total != 0)
2963                         num_trbs++;
2964
2965                 /* How many more 64KB chunks to transfer, how many more TRBs? */
2966                 while (running_total < sg_dma_len(sg) && running_total < temp) {
2967                         num_trbs++;
2968                         running_total += TRB_MAX_BUFF_SIZE;
2969                 }
2970                 len = min_t(int, len, temp);
2971                 temp -= len;
2972                 if (temp == 0)
2973                         break;
2974         }
2975         return num_trbs;
2976 }
2977
2978 static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
2979 {
2980         if (num_trbs != 0)
2981                 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
2982                                 "TRBs, %d left\n", __func__,
2983                                 urb->ep->desc.bEndpointAddress, num_trbs);
2984         if (running_total != urb->transfer_buffer_length)
2985                 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
2986                                 "queued %#x (%d), asked for %#x (%d)\n",
2987                                 __func__,
2988                                 urb->ep->desc.bEndpointAddress,
2989                                 running_total, running_total,
2990                                 urb->transfer_buffer_length,
2991                                 urb->transfer_buffer_length);
2992 }
2993
2994 static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
2995                 unsigned int ep_index, unsigned int stream_id, int start_cycle,
2996                 struct xhci_generic_trb *start_trb)
2997 {
2998         /*
2999          * Pass all the TRBs to the hardware at once and make sure this write
3000          * isn't reordered.
3001          */
3002         wmb();
3003         if (start_cycle)
3004                 start_trb->field[3] |= cpu_to_le32(start_cycle);
3005         else
3006                 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
3007         xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
3008 }
3009
3010 /*
3011  * xHCI uses normal TRBs for both bulk and interrupt.  When the interrupt
3012  * endpoint is to be serviced, the xHC will consume (at most) one TD.  A TD
3013  * (comprised of sg list entries) can take several service intervals to
3014  * transmit.
3015  */
3016 int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3017                 struct urb *urb, int slot_id, unsigned int ep_index)
3018 {
3019         struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
3020                         xhci->devs[slot_id]->out_ctx, ep_index);
3021         int xhci_interval;
3022         int ep_interval;
3023
3024         xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
3025         ep_interval = urb->interval;
3026         /* Convert to microframes */
3027         if (urb->dev->speed == USB_SPEED_LOW ||
3028                         urb->dev->speed == USB_SPEED_FULL)
3029                 ep_interval *= 8;
3030         /* FIXME change this to a warning and a suggestion to use the new API
3031          * to set the polling interval (once the API is added).
3032          */
3033         if (xhci_interval != ep_interval) {
3034                 if (printk_ratelimit())
3035                         dev_dbg(&urb->dev->dev, "Driver uses different interval"
3036                                         " (%d microframe%s) than xHCI "
3037                                         "(%d microframe%s)\n",
3038                                         ep_interval,
3039                                         ep_interval == 1 ? "" : "s",
3040                                         xhci_interval,
3041                                         xhci_interval == 1 ? "" : "s");
3042                 urb->interval = xhci_interval;
3043                 /* Convert back to frames for LS/FS devices */
3044                 if (urb->dev->speed == USB_SPEED_LOW ||
3045                                 urb->dev->speed == USB_SPEED_FULL)
3046                         urb->interval /= 8;
3047         }
3048         return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
3049 }
3050
3051 /*
3052  * The TD size is the number of bytes remaining in the TD (including this TRB),
3053  * right shifted by 10.
3054  * It must fit in bits 21:17, so it can't be bigger than 31.
3055  */
3056 static u32 xhci_td_remainder(unsigned int remainder)
3057 {
3058         u32 max = (1 << (21 - 17 + 1)) - 1;
3059
3060         if ((remainder >> 10) >= max)
3061                 return max << 17;
3062         else
3063                 return (remainder >> 10) << 17;
3064 }
3065
3066 /*
3067  * For xHCI 1.0 host controllers, TD size is the number of max packet sized
3068  * packets remaining in the TD (*not* including this TRB).
3069  *
3070  * Total TD packet count = total_packet_count =
3071  *     DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
3072  *
3073  * Packets transferred up to and including this TRB = packets_transferred =
3074  *     rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3075  *
3076  * TD size = total_packet_count - packets_transferred
3077  *
3078  * It must fit in bits 21:17, so it can't be bigger than 31.
3079  * The last TRB in a TD must have the TD size set to zero.
3080  */
3081 static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
3082                 unsigned int total_packet_count, struct urb *urb,
3083                 unsigned int num_trbs_left)
3084 {
3085         int packets_transferred;
3086
3087         /* One TRB with a zero-length data packet. */
3088         if (num_trbs_left == 0 || (running_total == 0 && trb_buff_len == 0))
3089                 return 0;
3090
3091         /* All the TRB queueing functions don't count the current TRB in
3092          * running_total.
3093          */
3094         packets_transferred = (running_total + trb_buff_len) /
3095                 GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
3096
3097         if ((total_packet_count - packets_transferred) > 31)
3098                 return 31 << 17;
3099         return (total_packet_count - packets_transferred) << 17;
3100 }
3101
3102 static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3103                 struct urb *urb, int slot_id, unsigned int ep_index)
3104 {
3105         struct xhci_ring *ep_ring;
3106         unsigned int num_trbs;
3107         struct urb_priv *urb_priv;
3108         struct xhci_td *td;
3109         struct scatterlist *sg;
3110         int num_sgs;
3111         int trb_buff_len, this_sg_len, running_total;
3112         unsigned int total_packet_count;
3113         bool first_trb;
3114         u64 addr;
3115         bool more_trbs_coming;
3116
3117         struct xhci_generic_trb *start_trb;
3118         int start_cycle;
3119
3120         ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3121         if (!ep_ring)
3122                 return -EINVAL;
3123
3124         num_trbs = count_sg_trbs_needed(xhci, urb);
3125         num_sgs = urb->num_mapped_sgs;
3126         total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
3127                         usb_endpoint_maxp(&urb->ep->desc));
3128
3129         trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
3130                         ep_index, urb->stream_id,
3131                         num_trbs, urb, 0, mem_flags);
3132         if (trb_buff_len < 0)
3133                 return trb_buff_len;
3134
3135         urb_priv = urb->hcpriv;
3136         td = urb_priv->td[0];
3137
3138         /*
3139          * Don't give the first TRB to the hardware (by toggling the cycle bit)
3140          * until we've finished creating all the other TRBs.  The ring's cycle
3141          * state may change as we enqueue the other TRBs, so save it too.
3142          */
3143         start_trb = &ep_ring->enqueue->generic;
3144         start_cycle = ep_ring->cycle_state;
3145
3146         running_total = 0;
3147         /*
3148          * How much data is in the first TRB?
3149          *
3150          * There are three forces at work for TRB buffer pointers and lengths:
3151          * 1. We don't want to walk off the end of this sg-list entry buffer.
3152          * 2. The transfer length that the driver requested may be smaller than
3153          *    the amount of memory allocated for this scatter-gather list.
3154          * 3. TRBs buffers can't cross 64KB boundaries.
3155          */
3156         sg = urb->sg;
3157         addr = (u64) sg_dma_address(sg);
3158         this_sg_len = sg_dma_len(sg);
3159         trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
3160         trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3161         if (trb_buff_len > urb->transfer_buffer_length)
3162                 trb_buff_len = urb->transfer_buffer_length;
3163
3164         first_trb = true;
3165         /* Queue the first TRB, even if it's zero-length */
3166         do {
3167                 u32 field = 0;
3168                 u32 length_field = 0;
3169                 u32 remainder = 0;
3170
3171                 /* Don't change the cycle bit of the first TRB until later */
3172                 if (first_trb) {
3173                         first_trb = false;
3174                         if (start_cycle == 0)
3175                                 field |= 0x1;
3176                 } else
3177                         field |= ep_ring->cycle_state;
3178
3179                 /* Chain all the TRBs together; clear the chain bit in the last
3180                  * TRB to indicate it's the last TRB in the chain.
3181                  */
3182                 if (num_trbs > 1) {
3183                         field |= TRB_CHAIN;
3184                 } else {
3185                         /* FIXME - add check for ZERO_PACKET flag before this */
3186                         td->last_trb = ep_ring->enqueue;
3187                         field |= TRB_IOC;
3188                 }
3189
3190                 /* Only set interrupt on short packet for IN endpoints */
3191                 if (usb_urb_dir_in(urb))
3192                         field |= TRB_ISP;
3193
3194                 if (TRB_MAX_BUFF_SIZE -
3195                                 (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
3196                         xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
3197                         xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
3198                                         (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
3199                                         (unsigned int) addr + trb_buff_len);
3200                 }
3201
3202                 /* Set the TRB length, TD size, and interrupter fields. */
3203                 if (xhci->hci_version < 0x100) {
3204                         remainder = xhci_td_remainder(
3205                                         urb->transfer_buffer_length -
3206                                         running_total);
3207                 } else {
3208                         remainder = xhci_v1_0_td_remainder(running_total,
3209                                         trb_buff_len, total_packet_count, urb,
3210                                         num_trbs - 1);
3211                 }
3212                 length_field = TRB_LEN(trb_buff_len) |
3213                         remainder |
3214                         TRB_INTR_TARGET(0);
3215
3216                 if (num_trbs > 1)
3217                         more_trbs_coming = true;
3218                 else
3219                         more_trbs_coming = false;
3220                 queue_trb(xhci, ep_ring, more_trbs_coming,
3221                                 lower_32_bits(addr),
3222                                 upper_32_bits(addr),
3223                                 length_field,
3224                                 field | TRB_TYPE(TRB_NORMAL));
3225                 --num_trbs;
3226                 running_total += trb_buff_len;
3227
3228                 /* Calculate length for next transfer --
3229                  * Are we done queueing all the TRBs for this sg entry?
3230                  */
3231                 this_sg_len -= trb_buff_len;
3232                 if (this_sg_len == 0) {
3233                         --num_sgs;
3234                         if (num_sgs == 0)
3235                                 break;
3236                         sg = sg_next(sg);
3237                         addr = (u64) sg_dma_address(sg);
3238                         this_sg_len = sg_dma_len(sg);
3239                 } else {
3240                         addr += trb_buff_len;
3241                 }
3242
3243                 trb_buff_len = TRB_MAX_BUFF_SIZE -
3244                         (addr & (TRB_MAX_BUFF_SIZE - 1));
3245                 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3246                 if (running_total + trb_buff_len > urb->transfer_buffer_length)
3247                         trb_buff_len =
3248                                 urb->transfer_buffer_length - running_total;
3249         } while (running_total < urb->transfer_buffer_length);
3250
3251         check_trb_math(urb, num_trbs, running_total);
3252         giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3253                         start_cycle, start_trb);
3254         return 0;
3255 }
3256
3257 /* This is very similar to what ehci-q.c qtd_fill() does */
3258 int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3259                 struct urb *urb, int slot_id, unsigned int ep_index)
3260 {
3261         struct xhci_ring *ep_ring;
3262         struct urb_priv *urb_priv;
3263         struct xhci_td *td;
3264         int num_trbs;
3265         struct xhci_generic_trb *start_trb;
3266         bool first_trb;
3267         bool more_trbs_coming;
3268         int start_cycle;
3269         u32 field, length_field;
3270
3271         int running_total, trb_buff_len, ret;
3272         unsigned int total_packet_count;
3273         u64 addr;
3274
3275         if (urb->num_sgs)
3276                 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
3277
3278         ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3279         if (!ep_ring)
3280                 return -EINVAL;
3281
3282         num_trbs = 0;
3283         /* How much data is (potentially) left before the 64KB boundary? */
3284         running_total = TRB_MAX_BUFF_SIZE -
3285                 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
3286         running_total &= TRB_MAX_BUFF_SIZE - 1;
3287
3288         /* If there's some data on this 64KB chunk, or we have to send a
3289          * zero-length transfer, we need at least one TRB
3290          */
3291         if (running_total != 0 || urb->transfer_buffer_length == 0)
3292                 num_trbs++;
3293         /* How many more 64KB chunks to transfer, how many more TRBs? */
3294         while (running_total < urb->transfer_buffer_length) {
3295                 num_trbs++;
3296                 running_total += TRB_MAX_BUFF_SIZE;
3297         }
3298         /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
3299
3300         ret = prepare_transfer(xhci, xhci->devs[slot_id],
3301                         ep_index, urb->stream_id,
3302                         num_trbs, urb, 0, mem_flags);
3303         if (ret < 0)
3304                 return ret;
3305
3306         urb_priv = urb->hcpriv;
3307         td = urb_priv->td[0];
3308
3309         /*
3310          * Don't give the first TRB to the hardware (by toggling the cycle bit)
3311          * until we've finished creating all the other TRBs.  The ring's cycle
3312          * state may change as we enqueue the other TRBs, so save it too.
3313          */
3314         start_trb = &ep_ring->enqueue->generic;
3315         start_cycle = ep_ring->cycle_state;
3316
3317         running_total = 0;
3318         total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
3319                         usb_endpoint_maxp(&urb->ep->desc));
3320         /* How much data is in the first TRB? */
3321         addr = (u64) urb->transfer_dma;
3322         trb_buff_len = TRB_MAX_BUFF_SIZE -
3323                 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
3324         if (trb_buff_len > urb->transfer_buffer_length)
3325                 trb_buff_len = urb->transfer_buffer_length;
3326
3327         first_trb = true;
3328
3329         /* Queue the first TRB, even if it's zero-length */
3330         do {
3331                 u32 remainder = 0;
3332                 field = 0;
3333
3334                 /* Don't change the cycle bit of the first TRB until later */
3335                 if (first_trb) {
3336                         first_trb = false;
3337                         if (start_cycle == 0)
3338                                 field |= 0x1;
3339                 } else
3340                         field |= ep_ring->cycle_state;
3341
3342                 /* Chain all the TRBs together; clear the chain bit in the last
3343                  * TRB to indicate it's the last TRB in the chain.
3344                  */
3345                 if (num_trbs > 1) {
3346                         field |= TRB_CHAIN;
3347                 } else {
3348                         /* FIXME - add check for ZERO_PACKET flag before this */
3349                         td->last_trb = ep_ring->enqueue;
3350                         field |= TRB_IOC;
3351                 }
3352
3353                 /* Only set interrupt on short packet for IN endpoints */
3354                 if (usb_urb_dir_in(urb))
3355                         field |= TRB_ISP;
3356
3357                 /* Set the TRB length, TD size, and interrupter fields. */
3358                 if (xhci->hci_version < 0x100) {
3359                         remainder = xhci_td_remainder(
3360                                         urb->transfer_buffer_length -
3361                                         running_total);
3362                 } else {
3363                         remainder = xhci_v1_0_td_remainder(running_total,
3364                                         trb_buff_len, total_packet_count, urb,
3365                                         num_trbs - 1);
3366                 }
3367                 length_field = TRB_LEN(trb_buff_len) |
3368                         remainder |
3369                         TRB_INTR_TARGET(0);
3370
3371                 if (num_trbs > 1)
3372                         more_trbs_coming = true;
3373                 else
3374                         more_trbs_coming = false;
3375                 queue_trb(xhci, ep_ring, more_trbs_coming,
3376                                 lower_32_bits(addr),
3377                                 upper_32_bits(addr),
3378                                 length_field,
3379                                 field | TRB_TYPE(TRB_NORMAL));
3380                 --num_trbs;
3381                 running_total += trb_buff_len;
3382
3383                 /* Calculate length for next transfer */
3384                 addr += trb_buff_len;
3385                 trb_buff_len = urb->transfer_buffer_length - running_total;
3386                 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
3387                         trb_buff_len = TRB_MAX_BUFF_SIZE;
3388         } while (running_total < urb->transfer_buffer_length);
3389
3390         check_trb_math(urb, num_trbs, running_total);
3391         giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3392                         start_cycle, start_trb);
3393         return 0;
3394 }
3395
3396 /* Caller must have locked xhci->lock */
3397 int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3398                 struct urb *urb, int slot_id, unsigned int ep_index)
3399 {
3400         struct xhci_ring *ep_ring;
3401         int num_trbs;
3402         int ret;
3403         struct usb_ctrlrequest *setup;
3404         struct xhci_generic_trb *start_trb;
3405         int start_cycle;
3406         u32 field, length_field;
3407         struct urb_priv *urb_priv;
3408         struct xhci_td *td;
3409
3410         ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3411         if (!ep_ring)
3412                 return -EINVAL;
3413
3414         /*
3415          * Need to copy setup packet into setup TRB, so we can't use the setup
3416          * DMA address.
3417          */
3418         if (!urb->setup_packet)
3419                 return -EINVAL;
3420
3421         /* 1 TRB for setup, 1 for status */
3422         num_trbs = 2;
3423         /*
3424          * Don't need to check if we need additional event data and normal TRBs,
3425          * since data in control transfers will never get bigger than 16MB
3426          * XXX: can we get a buffer that crosses 64KB boundaries?
3427          */
3428         if (urb->transfer_buffer_length > 0)
3429                 num_trbs++;
3430         ret = prepare_transfer(xhci, xhci->devs[slot_id],
3431                         ep_index, urb->stream_id,
3432                         num_trbs, urb, 0, mem_flags);
3433         if (ret < 0)
3434                 return ret;
3435
3436         urb_priv = urb->hcpriv;
3437         td = urb_priv->td[0];
3438
3439         /*
3440          * Don't give the first TRB to the hardware (by toggling the cycle bit)
3441          * until we've finished creating all the other TRBs.  The ring's cycle
3442          * state may change as we enqueue the other TRBs, so save it too.
3443          */
3444         start_trb = &ep_ring->enqueue->generic;
3445         start_cycle = ep_ring->cycle_state;
3446
3447         /* Queue setup TRB - see section 6.4.1.2.1 */
3448         /* FIXME better way to translate setup_packet into two u32 fields? */
3449         setup = (struct usb_ctrlrequest *) urb->setup_packet;
3450         field = 0;
3451         field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3452         if (start_cycle == 0)
3453                 field |= 0x1;
3454
3455         /* xHCI 1.0 6.4.1.2.1: Transfer Type field */
3456         if (xhci->hci_version == 0x100) {
3457                 if (urb->transfer_buffer_length > 0) {
3458                         if (setup->bRequestType & USB_DIR_IN)
3459                                 field |= TRB_TX_TYPE(TRB_DATA_IN);
3460                         else
3461                                 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3462                 }
3463         }
3464
3465         queue_trb(xhci, ep_ring, true,
3466                   setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3467                   le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3468                   TRB_LEN(8) | TRB_INTR_TARGET(0),
3469                   /* Immediate data in pointer */
3470                   field);
3471
3472         /* If there's data, queue data TRBs */
3473         /* Only set interrupt on short packet for IN endpoints */
3474         if (usb_urb_dir_in(urb))
3475                 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3476         else
3477                 field = TRB_TYPE(TRB_DATA);
3478
3479         length_field = TRB_LEN(urb->transfer_buffer_length) |
3480                 xhci_td_remainder(urb->transfer_buffer_length) |
3481                 TRB_INTR_TARGET(0);
3482         if (urb->transfer_buffer_length > 0) {
3483                 if (setup->bRequestType & USB_DIR_IN)
3484                         field |= TRB_DIR_IN;
3485                 queue_trb(xhci, ep_ring, true,
3486                                 lower_32_bits(urb->transfer_dma),
3487                                 upper_32_bits(urb->transfer_dma),
3488                                 length_field,
3489                                 field | ep_ring->cycle_state);
3490         }
3491
3492         /* Save the DMA address of the last TRB in the TD */
3493         td->last_trb = ep_ring->enqueue;
3494
3495         /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3496         /* If the device sent data, the status stage is an OUT transfer */
3497         if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3498                 field = 0;
3499         else
3500                 field = TRB_DIR_IN;
3501         queue_trb(xhci, ep_ring, false,
3502                         0,
3503                         0,
3504                         TRB_INTR_TARGET(0),
3505                         /* Event on completion */
3506                         field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3507
3508         giveback_first_trb(xhci, slot_id, ep_index, 0,
3509                         start_cycle, start_trb);
3510         return 0;
3511 }
3512
3513 static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
3514                 struct urb *urb, int i)
3515 {
3516         int num_trbs = 0;
3517         u64 addr, td_len;
3518
3519         addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3520         td_len = urb->iso_frame_desc[i].length;
3521
3522         num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3523                         TRB_MAX_BUFF_SIZE);
3524         if (num_trbs == 0)
3525                 num_trbs++;
3526
3527         return num_trbs;
3528 }
3529
3530 /*
3531  * The transfer burst count field of the isochronous TRB defines the number of
3532  * bursts that are required to move all packets in this TD.  Only SuperSpeed
3533  * devices can burst up to bMaxBurst number of packets per service interval.
3534  * This field is zero based, meaning a value of zero in the field means one
3535  * burst.  Basically, for everything but SuperSpeed devices, this field will be
3536  * zero.  Only xHCI 1.0 host controllers support this field.
3537  */
3538 static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3539                 struct usb_device *udev,
3540                 struct urb *urb, unsigned int total_packet_count)
3541 {
3542         unsigned int max_burst;
3543
3544         if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
3545                 return 0;
3546
3547         max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3548         return roundup(total_packet_count, max_burst + 1) - 1;
3549 }
3550
3551 /*
3552  * Returns the number of packets in the last "burst" of packets.  This field is
3553  * valid for all speeds of devices.  USB 2.0 devices can only do one "burst", so
3554  * the last burst packet count is equal to the total number of packets in the
3555  * TD.  SuperSpeed endpoints can have up to 3 bursts.  All but the last burst
3556  * must contain (bMaxBurst + 1) number of packets, but the last burst can
3557  * contain 1 to (bMaxBurst + 1) packets.
3558  */
3559 static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3560                 struct usb_device *udev,
3561                 struct urb *urb, unsigned int total_packet_count)
3562 {
3563         unsigned int max_burst;
3564         unsigned int residue;
3565
3566         if (xhci->hci_version < 0x100)
3567                 return 0;
3568
3569         switch (udev->speed) {
3570         case USB_SPEED_SUPER:
3571                 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3572                 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3573                 residue = total_packet_count % (max_burst + 1);
3574                 /* If residue is zero, the last burst contains (max_burst + 1)
3575                  * number of packets, but the TLBPC field is zero-based.
3576                  */
3577                 if (residue == 0)
3578                         return max_burst;
3579                 return residue - 1;
3580         default:
3581                 if (total_packet_count == 0)
3582                         return 0;
3583                 return total_packet_count - 1;
3584         }
3585 }
3586
3587 /* This is for isoc transfer */
3588 static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3589                 struct urb *urb, int slot_id, unsigned int ep_index)
3590 {
3591         struct xhci_ring *ep_ring;
3592         struct urb_priv *urb_priv;
3593         struct xhci_td *td;
3594         int num_tds, trbs_per_td;
3595         struct xhci_generic_trb *start_trb;
3596         bool first_trb;
3597         int start_cycle;
3598         u32 field, length_field;
3599         int running_total, trb_buff_len, td_len, td_remain_len, ret;
3600         u64 start_addr, addr;
3601         int i, j;
3602         bool more_trbs_coming;
3603
3604         ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3605
3606         num_tds = urb->number_of_packets;
3607         if (num_tds < 1) {
3608                 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3609                 return -EINVAL;
3610         }
3611
3612         start_addr = (u64) urb->transfer_dma;
3613         start_trb = &ep_ring->enqueue->generic;
3614         start_cycle = ep_ring->cycle_state;
3615
3616         urb_priv = urb->hcpriv;
3617         /* Queue the first TRB, even if it's zero-length */
3618         for (i = 0; i < num_tds; i++) {
3619                 unsigned int total_packet_count;
3620                 unsigned int burst_count;
3621                 unsigned int residue;
3622
3623                 first_trb = true;
3624                 running_total = 0;
3625                 addr = start_addr + urb->iso_frame_desc[i].offset;
3626                 td_len = urb->iso_frame_desc[i].length;
3627                 td_remain_len = td_len;
3628                 total_packet_count = DIV_ROUND_UP(td_len,
3629                                 GET_MAX_PACKET(
3630                                         usb_endpoint_maxp(&urb->ep->desc)));
3631                 /* A zero-length transfer still involves at least one packet. */
3632                 if (total_packet_count == 0)
3633                         total_packet_count++;
3634                 burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
3635                                 total_packet_count);
3636                 residue = xhci_get_last_burst_packet_count(xhci,
3637                                 urb->dev, urb, total_packet_count);
3638
3639                 trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
3640
3641                 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
3642                                 urb->stream_id, trbs_per_td, urb, i, mem_flags);
3643                 if (ret < 0) {
3644                         if (i == 0)
3645                                 return ret;
3646                         goto cleanup;
3647                 }
3648
3649                 td = urb_priv->td[i];
3650                 for (j = 0; j < trbs_per_td; j++) {
3651                         u32 remainder = 0;
3652                         field = 0;
3653
3654                         if (first_trb) {
3655                                 field = TRB_TBC(burst_count) |
3656                                         TRB_TLBPC(residue);
3657                                 /* Queue the isoc TRB */
3658                                 field |= TRB_TYPE(TRB_ISOC);
3659                                 /* Assume URB_ISO_ASAP is set */
3660                                 field |= TRB_SIA;
3661                                 if (i == 0) {
3662                                         if (start_cycle == 0)
3663                                                 field |= 0x1;
3664                                 } else
3665                                         field |= ep_ring->cycle_state;
3666                                 first_trb = false;
3667                         } else {
3668                                 /* Queue other normal TRBs */
3669                                 field |= TRB_TYPE(TRB_NORMAL);
3670                                 field |= ep_ring->cycle_state;
3671                         }
3672
3673                         /* Only set interrupt on short packet for IN EPs */
3674                         if (usb_urb_dir_in(urb))
3675                                 field |= TRB_ISP;
3676
3677                         /* Chain all the TRBs together; clear the chain bit in
3678                          * the last TRB to indicate it's the last TRB in the
3679                          * chain.
3680                          */
3681                         if (j < trbs_per_td - 1) {
3682                                 field |= TRB_CHAIN;
3683                                 more_trbs_coming = true;
3684                         } else {
3685                                 td->last_trb = ep_ring->enqueue;
3686                                 field |= TRB_IOC;
3687                                 if (xhci->hci_version == 0x100 &&
3688                                                 !(xhci->quirks &
3689                                                         XHCI_AVOID_BEI)) {
3690                                         /* Set BEI bit except for the last td */
3691                                         if (i < num_tds - 1)
3692                                                 field |= TRB_BEI;
3693                                 }
3694                                 more_trbs_coming = false;
3695                         }
3696
3697                         /* Calculate TRB length */
3698                         trb_buff_len = TRB_MAX_BUFF_SIZE -
3699                                 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
3700                         if (trb_buff_len > td_remain_len)
3701                                 trb_buff_len = td_remain_len;
3702
3703                         /* Set the TRB length, TD size, & interrupter fields. */
3704                         if (xhci->hci_version < 0x100) {
3705                                 remainder = xhci_td_remainder(
3706                                                 td_len - running_total);
3707                         } else {
3708                                 remainder = xhci_v1_0_td_remainder(
3709                                                 running_total, trb_buff_len,
3710                                                 total_packet_count, urb,
3711                                                 (trbs_per_td - j - 1));
3712                         }
3713                         length_field = TRB_LEN(trb_buff_len) |
3714                                 remainder |
3715                                 TRB_INTR_TARGET(0);
3716
3717                         queue_trb(xhci, ep_ring, more_trbs_coming,
3718                                 lower_32_bits(addr),
3719                                 upper_32_bits(addr),
3720                                 length_field,
3721                                 field);
3722                         running_total += trb_buff_len;
3723
3724                         addr += trb_buff_len;
3725                         td_remain_len -= trb_buff_len;
3726                 }
3727
3728                 /* Check TD length */
3729                 if (running_total != td_len) {
3730                         xhci_err(xhci, "ISOC TD length unmatch\n");
3731                         ret = -EINVAL;
3732                         goto cleanup;
3733                 }
3734         }
3735
3736         if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3737                 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3738                         usb_amd_quirk_pll_disable();
3739         }
3740         xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3741
3742         giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3743                         start_cycle, start_trb);
3744         return 0;
3745 cleanup:
3746         /* Clean up a partially enqueued isoc transfer. */
3747
3748         for (i--; i >= 0; i--)
3749                 list_del_init(&urb_priv->td[i]->td_list);
3750
3751         /* Use the first TD as a temporary variable to turn the TDs we've queued
3752          * into No-ops with a software-owned cycle bit. That way the hardware
3753          * won't accidentally start executing bogus TDs when we partially
3754          * overwrite them.  td->first_trb and td->start_seg are already set.
3755          */
3756         urb_priv->td[0]->last_trb = ep_ring->enqueue;
3757         /* Every TRB except the first & last will have its cycle bit flipped. */
3758         td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3759
3760         /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3761         ep_ring->enqueue = urb_priv->td[0]->first_trb;
3762         ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3763         ep_ring->cycle_state = start_cycle;
3764         ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
3765         usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3766         return ret;
3767 }
3768
3769 /*
3770  * Check transfer ring to guarantee there is enough room for the urb.
3771  * Update ISO URB start_frame and interval.
3772  * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
3773  * update the urb->start_frame by now.
3774  * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
3775  */
3776 int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3777                 struct urb *urb, int slot_id, unsigned int ep_index)
3778 {
3779         struct xhci_virt_device *xdev;
3780         struct xhci_ring *ep_ring;
3781         struct xhci_ep_ctx *ep_ctx;
3782         int start_frame;
3783         int xhci_interval;
3784         int ep_interval;
3785         int num_tds, num_trbs, i;
3786         int ret;
3787
3788         xdev = xhci->devs[slot_id];
3789         ep_ring = xdev->eps[ep_index].ring;
3790         ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3791
3792         num_trbs = 0;
3793         num_tds = urb->number_of_packets;
3794         for (i = 0; i < num_tds; i++)
3795                 num_trbs += count_isoc_trbs_needed(xhci, urb, i);
3796
3797         /* Check the ring to guarantee there is enough room for the whole urb.
3798          * Do not insert any td of the urb to the ring if the check failed.
3799          */
3800         ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
3801                            num_trbs, mem_flags);
3802         if (ret)
3803                 return ret;
3804
3805         start_frame = xhci_readl(xhci, &xhci->run_regs->microframe_index);
3806         start_frame &= 0x3fff;
3807
3808         urb->start_frame = start_frame;
3809         if (urb->dev->speed == USB_SPEED_LOW ||
3810                         urb->dev->speed == USB_SPEED_FULL)
3811                 urb->start_frame >>= 3;
3812
3813         xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
3814         ep_interval = urb->interval;
3815         /* Convert to microframes */
3816         if (urb->dev->speed == USB_SPEED_LOW ||
3817                         urb->dev->speed == USB_SPEED_FULL)
3818                 ep_interval *= 8;
3819         /* FIXME change this to a warning and a suggestion to use the new API
3820          * to set the polling interval (once the API is added).
3821          */
3822         if (xhci_interval != ep_interval) {
3823                 if (printk_ratelimit())
3824                         dev_dbg(&urb->dev->dev, "Driver uses different interval"
3825                                         " (%d microframe%s) than xHCI "
3826                                         "(%d microframe%s)\n",
3827                                         ep_interval,
3828                                         ep_interval == 1 ? "" : "s",
3829                                         xhci_interval,
3830                                         xhci_interval == 1 ? "" : "s");
3831                 urb->interval = xhci_interval;
3832                 /* Convert back to frames for LS/FS devices */
3833                 if (urb->dev->speed == USB_SPEED_LOW ||
3834                                 urb->dev->speed == USB_SPEED_FULL)
3835                         urb->interval /= 8;
3836         }
3837         ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3838
3839         return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
3840 }
3841
3842 /****           Command Ring Operations         ****/
3843
3844 /* Generic function for queueing a command TRB on the command ring.
3845  * Check to make sure there's room on the command ring for one command TRB.
3846  * Also check that there's room reserved for commands that must not fail.
3847  * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3848  * then only check for the number of reserved spots.
3849  * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3850  * because the command event handler may want to resubmit a failed command.
3851  */
3852 static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2,
3853                 u32 field3, u32 field4, bool command_must_succeed)
3854 {
3855         int reserved_trbs = xhci->cmd_ring_reserved_trbs;
3856         int ret;
3857
3858         if (!command_must_succeed)
3859                 reserved_trbs++;
3860
3861         ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
3862                         reserved_trbs, GFP_ATOMIC);
3863         if (ret < 0) {
3864                 xhci_err(xhci, "ERR: No room for command on command ring\n");
3865                 if (command_must_succeed)
3866                         xhci_err(xhci, "ERR: Reserved TRB counting for "
3867                                         "unfailable commands failed.\n");
3868                 return ret;
3869         }
3870         queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
3871                         field4 | xhci->cmd_ring->cycle_state);
3872         return 0;
3873 }
3874
3875 /* Queue a slot enable or disable request on the command ring */
3876 int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
3877 {
3878         return queue_command(xhci, 0, 0, 0,
3879                         TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
3880 }
3881
3882 /* Queue an address device command TRB */
3883 int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3884                 u32 slot_id)
3885 {
3886         return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3887                         upper_32_bits(in_ctx_ptr), 0,
3888                         TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id),
3889                         false);
3890 }
3891
3892 int xhci_queue_vendor_command(struct xhci_hcd *xhci,
3893                 u32 field1, u32 field2, u32 field3, u32 field4)
3894 {
3895         return queue_command(xhci, field1, field2, field3, field4, false);
3896 }
3897
3898 /* Queue a reset device command TRB */
3899 int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id)
3900 {
3901         return queue_command(xhci, 0, 0, 0,
3902                         TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
3903                         false);
3904 }
3905
3906 /* Queue a configure endpoint command TRB */
3907 int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3908                 u32 slot_id, bool command_must_succeed)
3909 {
3910         return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3911                         upper_32_bits(in_ctx_ptr), 0,
3912                         TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
3913                         command_must_succeed);
3914 }
3915
3916 /* Queue an evaluate context command TRB */
3917 int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3918                 u32 slot_id)
3919 {
3920         return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3921                         upper_32_bits(in_ctx_ptr), 0,
3922                         TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
3923                         false);
3924 }
3925
3926 /*
3927  * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
3928  * activity on an endpoint that is about to be suspended.
3929  */
3930 int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
3931                 unsigned int ep_index, int suspend)
3932 {
3933         u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3934         u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3935         u32 type = TRB_TYPE(TRB_STOP_RING);
3936         u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
3937
3938         return queue_command(xhci, 0, 0, 0,
3939                         trb_slot_id | trb_ep_index | type | trb_suspend, false);
3940 }
3941
3942 /* Set Transfer Ring Dequeue Pointer command.
3943  * This should not be used for endpoints that have streams enabled.
3944  */
3945 static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
3946                 unsigned int ep_index, unsigned int stream_id,
3947                 struct xhci_segment *deq_seg,
3948                 union xhci_trb *deq_ptr, u32 cycle_state)
3949 {
3950         dma_addr_t addr;
3951         u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3952         u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3953         u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
3954         u32 type = TRB_TYPE(TRB_SET_DEQ);
3955         struct xhci_virt_ep *ep;
3956
3957         addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
3958         if (addr == 0) {
3959                 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
3960                 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
3961                                 deq_seg, deq_ptr);
3962                 return 0;
3963         }
3964         ep = &xhci->devs[slot_id]->eps[ep_index];
3965         if ((ep->ep_state & SET_DEQ_PENDING)) {
3966                 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
3967                 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
3968                 return 0;
3969         }
3970         ep->queued_deq_seg = deq_seg;
3971         ep->queued_deq_ptr = deq_ptr;
3972         return queue_command(xhci, lower_32_bits(addr) | cycle_state,
3973                         upper_32_bits(addr), trb_stream_id,
3974                         trb_slot_id | trb_ep_index | type, false);
3975 }
3976
3977 int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
3978                 unsigned int ep_index)
3979 {
3980         u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3981         u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3982         u32 type = TRB_TYPE(TRB_RESET_EP);
3983
3984         return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type,
3985                         false);
3986 }