locking/Documentation: Clarify failed cmpxchg() memory ordering semantics
authorWill Deacon <will.deacon@arm.com>
Thu, 16 Jul 2015 15:10:06 +0000 (16:10 +0100)
committerIngo Molnar <mingo@kernel.org>
Mon, 3 Aug 2015 08:57:09 +0000 (10:57 +0200)
commited2de9f74ecbbf3063d29b2334e7b455d7f35189
treeb72f333309835d9b23c695d2921c965627746c69
parent0b792bf519e68108d577fcec815ab50913787012
locking/Documentation: Clarify failed cmpxchg() memory ordering semantics

A failed cmpxchg does not provide any memory ordering guarantees, a
property that is used to optimise the cmpxchg implementations on Alpha,
PowerPC and arm64.

This patch updates atomic_ops.txt and memory-barriers.txt to reflect
this.

Signed-off-by: Will Deacon <will.deacon@arm.com>
Signed-off-by: Peter Zijlstra (Intel) <peterz@infradead.org>
Cc: Andrew Morton <akpm@linux-foundation.org>
Cc: Davidlohr Bueso <dave@stgolabs.net>
Cc: Douglas Hatch <doug.hatch@hp.com>
Cc: H. Peter Anvin <hpa@zytor.com>
Cc: Jonathan Corbet <corbet@lwn.net>
Cc: Linus Torvalds <torvalds@linux-foundation.org>
Cc: Paul E. McKenney <paulmck@linux.vnet.ibm.com>
Cc: Peter Zijlstra <peterz@infradead.org>
Cc: Scott J Norton <scott.norton@hp.com>
Cc: Thomas Gleixner <tglx@linutronix.de>
Cc: Waiman Long <waiman.long@hp.com>
Link: http://lkml.kernel.org/r/20150716151006.GH26390@arm.com
Signed-off-by: Ingo Molnar <mingo@kernel.org>
Documentation/atomic_ops.txt
Documentation/memory-barriers.txt