ARM: dts: AM57xx/DRA7: Update SoC voltage rail limits to match data sheet
authorNishanth Menon <nm@ti.com>
Wed, 20 Apr 2016 08:18:39 +0000 (03:18 -0500)
committerTony Lindgren <tony@atomide.com>
Tue, 26 Apr 2016 17:01:55 +0000 (10:01 -0700)
commit54d03c5d8b2a8af15b25e748fa9bc6e572060125
tree6cb42d04d018093a577d030c6366130d4501f6c6
parent3023aa4ad8138066a69e25cf4d1b6880204e5e05
ARM: dts: AM57xx/DRA7: Update SoC voltage rail limits to match data sheet

As per the data sheet starting from SPRUHQ0H (Nov 2015 - Latest[1]),
VDD_CORE can vary from 0.85v to 1.15v for AVS class0. VDD GPU/DSP
et.al. can range from 0.85v to 1.25V with AVS class0

Since dynamic voltage scaling is disabled for DRA7/AM57xx SoCs for
all SoC rails other than MPU, the bootloader is responsible for
setting up the AVS class0 voltage, however, with wrong voltage machine
constraints in dtb, regulator framework will lower the voltage below
the required voltage levels for certain samples in production flow.
This can cause catastrophic failures which can be pretty hard to
identify.

Update board files which don't match required specification.

[1] http://www.ti.com/product/AM5728/datasheet/specifications#SPRT637-7340

Signed-off-by: Nishanth Menon <nm@ti.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
arch/arm/boot/dts/am57xx-beagle-x15.dts
arch/arm/boot/dts/dra7-evm.dts
arch/arm/boot/dts/dra72-evm-common.dtsi