80a56873a055e24a0c1d7f0bad1f79cdff2e87c3
[cascardo/linux.git] / arch / arm / boot / dts / am335x-phycore-som.dtsi
1 /*
2  * Copyright (C) 2015 Phytec Messtechnik GmbH
3  * Author: Teresa Remmet <t.remmet@phytec.de>
4  *
5  * This program is free software; you can redistribute it and/or modify
6  * it under the terms of the GNU General Public License version 2 as
7  * published by the Free Software Foundation.
8  */
9
10 #include "am33xx.dtsi"
11 #include <dt-bindings/interrupt-controller/irq.h>
12
13 / {
14         model = "Phytec AM335x phyCORE";
15         compatible = "phytec,am335x-phycore-som", "ti,am33xx";
16
17         aliases {
18                 rtc0 = &i2c_rtc;
19                 rtc1 = &rtc;
20         };
21
22         cpus {
23                 cpu@0 {
24                         cpu0-supply = <&vdd1_reg>;
25                 };
26         };
27
28         memory {
29                 device_type = "memory";
30                 reg = <0x80000000 0x10000000>; /* 256 MB */
31         };
32
33         regulators {
34                 compatible = "simple-bus";
35
36                 vcc5v: fixedregulator@0 {
37                         compatible = "regulator-fixed";
38                         regulator-name = "vcc5v";
39                         regulator-min-microvolt = <5000000>;
40                         regulator-max-microvolt = <5000000>;
41                         regulator-boot-on;
42                         regulator-always-on;
43                 };
44         };
45 };
46
47 /* Crypto Module */
48 &aes {
49         status = "okay";
50 };
51
52 &sham {
53         status = "okay";
54 };
55
56 /* Ethernet */
57 &am33xx_pinmux {
58         ethernet0_pins: pinmux_ethernet0 {
59                 pinctrl-single,pins = <
60                         AM33XX_IOPAD(0x90c, PIN_INPUT_PULLDOWN | MUX_MODE1)     /* mii1_crs.rmii1_crs_dv */
61                         AM33XX_IOPAD(0x910, PIN_INPUT_PULLDOWN | MUX_MODE1)     /* mii1_rxerr.rmii1_rxerr */
62                         AM33XX_IOPAD(0x914, PIN_OUTPUT | MUX_MODE1)             /* mii1_txen.rmii1_txen */
63                         AM33XX_IOPAD(0x924, PIN_OUTPUT | MUX_MODE1)             /* mii1_txd1.rmii1_txd1 */
64                         AM33XX_IOPAD(0x928, PIN_OUTPUT | MUX_MODE1)             /* mii1_txd0.rmii1_txd0 */
65                         AM33XX_IOPAD(0x93c, PIN_INPUT_PULLDOWN | MUX_MODE1)     /* mii1_rxd1.rmii1_rxd1 */
66                         AM33XX_IOPAD(0x940, PIN_INPUT_PULLDOWN | MUX_MODE1)     /* mii1_rxd0.rmii1_rxd0 */
67                         AM33XX_IOPAD(0x944, PIN_INPUT_PULLDOWN | MUX_MODE0)     /* rmii1_refclk.rmii1_refclk */
68                 >;
69         };
70
71         mdio_pins: pinmux_mdio {
72                 pinctrl-single,pins = <
73                         /* MDIO */
74                         AM33XX_IOPAD(0x948, PIN_INPUT_PULLUP | SLEWCTRL_FAST | MUX_MODE0)       /* mdio_data.mdio_data */
75                         AM33XX_IOPAD(0x94c, PIN_OUTPUT_PULLUP | MUX_MODE0)                      /* mdio_clk.mdio_clk */
76                 >;
77         };
78 };
79
80 &cpsw_emac0 {
81         phy_id = <&davinci_mdio>, <0>;
82         phy-mode = "rmii";
83         dual_emac_res_vlan = <1>;
84 };
85
86 &davinci_mdio {
87         pinctrl-names = "default";
88         pinctrl-0 = <&mdio_pins>;
89         status = "okay";
90 };
91
92 &mac {
93         slaves = <1>;
94         pinctrl-names = "default";
95         pinctrl-0 = <&ethernet0_pins>;
96         status = "okay";
97 };
98
99 &phy_sel {
100         rmii-clock-ext;
101 };
102
103 /* I2C Busses */
104 &am33xx_pinmux {
105         i2c0_pins: pinmux_i2c0 {
106                 pinctrl-single,pins = <
107                         AM33XX_IOPAD(0x988, PIN_INPUT | MUX_MODE0)      /* i2c0_sda.i2c0_sda */
108                         AM33XX_IOPAD(0x98c, PIN_INPUT | MUX_MODE0)      /* i2c0_scl.i2c0_scl */
109                 >;
110         };
111 };
112
113 &i2c0 {
114         pinctrl-names = "default";
115         pinctrl-0 = <&i2c0_pins>;
116         clock-frequency = <400000>;
117         status = "okay";
118
119         tps: pmic@2d {
120                 reg = <0x2d>;
121         };
122
123         i2c_eeprom: eeprom@52 {
124                 compatible = "atmel,24c32";
125                 pagesize = <32>;
126                 reg = <0x52>;
127                 status = "disabled";
128         };
129
130         i2c_rtc: rtc@68 {
131                 compatible = "rv4162";
132                 reg = <0x68>;
133                 status = "disabled";
134         };
135 };
136
137 /* NAND memory */
138 &am33xx_pinmux {
139                 nandflash_pins: pinmux_nandflash {
140                         pinctrl-single,pins = <
141                         AM33XX_IOPAD(0x800, PIN_INPUT_PULLUP | MUX_MODE0)       /* gpmc_ad0.gpmc_ad0 */
142                         AM33XX_IOPAD(0x804, PIN_INPUT_PULLUP | MUX_MODE0)       /* gpmc_ad1.gpmc_ad1 */
143                         AM33XX_IOPAD(0x808, PIN_INPUT_PULLUP | MUX_MODE0)       /* gpmc_ad2.gpmc_ad2 */
144                         AM33XX_IOPAD(0x80c, PIN_INPUT_PULLUP | MUX_MODE0)       /* gpmc_ad3.gpmc_ad3 */
145                         AM33XX_IOPAD(0x810, PIN_INPUT_PULLUP | MUX_MODE0)       /* gpmc_ad4.gpmc_ad4 */
146                         AM33XX_IOPAD(0x814, PIN_INPUT_PULLUP | MUX_MODE0)       /* gpmc_ad5.gpmc_ad5 */
147                         AM33XX_IOPAD(0x818, PIN_INPUT_PULLUP | MUX_MODE0)       /* gpmc_ad6.gpmc_ad6 */
148                         AM33XX_IOPAD(0x81c, PIN_INPUT_PULLUP | MUX_MODE0)       /* gpmc_ad7.gpmc_ad7 */
149                         AM33XX_IOPAD(0x870, PIN_INPUT_PULLUP | MUX_MODE0)       /* gpmc_wait0.gpmc_wait0 */
150                         AM33XX_IOPAD(0x87c, PIN_OUTPUT | MUX_MODE0)             /* gpmc_csn0.gpmc_csn0 */
151                         AM33XX_IOPAD(0x890, PIN_OUTPUT | MUX_MODE0)             /* gpmc_advn_ale.gpmc_advn_ale */
152                         AM33XX_IOPAD(0x894, PIN_OUTPUT | MUX_MODE0)             /* gpmc_oen_ren.gpmc_oen_ren */
153                         AM33XX_IOPAD(0x898, PIN_OUTPUT | MUX_MODE0)             /* gpmc_wen.gpmc_wen */
154                         AM33XX_IOPAD(0x89c, PIN_OUTPUT | MUX_MODE0)             /* gpmc_be0n_cle.gpmc_be0n_cle */
155                 >;
156         };
157 };
158
159 &elm {
160         status = "okay";
161 };
162
163 &gpmc {
164         status = "okay";
165         pinctrl-names = "default";
166         pinctrl-0 = <&nandflash_pins>;
167         ranges = <0 0 0x08000000 0x1000000>;   /* CS0: NAND */
168         nandflash: nand@0,0 {
169                 compatible = "ti,omap2-nand";
170                 reg = <0 0 4>; /* CS0, offset 0, IO size 4 */
171                 interrupt-parent = <&gpmc>;
172                 interrupts = <0 IRQ_TYPE_NONE>, /* fifoevent */
173                              <1 IRQ_TYPE_NONE>; /* termcount */
174                 nand-bus-width = <8>;
175                 ti,nand-ecc-opt = "bch8";
176                 gpmc,device-nand = "true";
177                 gpmc,device-width = <1>;
178                 gpmc,sync-clk-ps = <0>;
179                 gpmc,cs-on-ns = <0>;
180                 gpmc,cs-rd-off-ns = <30>;
181                 gpmc,cs-wr-off-ns = <30>;
182                 gpmc,adv-on-ns = <0>;
183                 gpmc,adv-rd-off-ns = <30>;
184                 gpmc,adv-wr-off-ns = <30>;
185                 gpmc,we-on-ns = <0>;
186                 gpmc,we-off-ns = <20>;
187                 gpmc,oe-on-ns = <10>;
188                 gpmc,oe-off-ns = <30>;
189                 gpmc,access-ns = <30>;
190                 gpmc,rd-cycle-ns = <30>;
191                 gpmc,wr-cycle-ns = <30>;
192                 gpmc,wait-on-read = "true";
193                 gpmc,wait-on-write = "true";
194                 gpmc,bus-turnaround-ns = <0>;
195                 gpmc,cycle2cycle-delay-ns = <50>;
196                 gpmc,cycle2cycle-diffcsen;
197                 gpmc,clk-activation-ns = <0>;
198                 gpmc,wait-monitoring-ns = <0>;
199                 gpmc,wr-access-ns = <30>;
200                 gpmc,wr-data-mux-bus-ns = <0>;
201
202                 elm_id = <&elm>;
203
204                 #address-cells = <1>;
205                 #size-cells = <1>;
206
207                 partition@0 {
208                         label = "xload";
209                         reg = <0x0 0x20000>;
210                 };
211                 partition@1 {
212                         label = "xload_backup1";
213                         reg = <0x20000 0x20000>;
214                 };
215                 partition@2 {
216                         label = "xload_backup2";
217                         reg = <0x40000 0x20000>;
218                 };
219                 partition@3 {
220                         label = "xload_backup3";
221                         reg = <0x60000 0x20000>;
222                 };
223                 partition@4 {
224                         label = "barebox";
225                         reg = <0x80000 0x80000>;
226                 };
227                 partition@5 {
228                         label = "bareboxenv";
229                         reg = <0x100000 0x40000>;
230                 };
231                 partition@6 {
232                         label = "oftree";
233                         reg = <0x140000 0x40000>;
234                 };
235                 partition@7 {
236                         label = "kernel";
237                         reg = <0x180000 0x800000>;
238                 };
239                 partition@8 {
240                         label = "root";
241                         reg = <0x980000 0x0>;
242                 };
243         };
244 };
245
246 /* Power */
247 #include "tps65910.dtsi"
248
249 &tps {
250         vcc1-supply = <&vcc5v>;
251         vcc2-supply = <&vcc5v>;
252         vcc3-supply = <&vcc5v>;
253         vcc4-supply = <&vcc5v>;
254         vcc5-supply = <&vcc5v>;
255         vcc6-supply = <&vcc5v>;
256         vcc7-supply = <&vcc5v>;
257         vccio-supply = <&vcc5v>;
258
259         regulators {
260                 vrtc_reg: regulator@0 {
261                         regulator-always-on;
262                 };
263
264                 vio_reg: regulator@1 {
265                         regulator-always-on;
266                 };
267
268                 vdd1_reg: regulator@2 {
269                         /* VDD_MPU voltage limits 0.95V - 1.325V with +/-4% tolerance */
270                         regulator-name = "vdd_mpu";
271                         regulator-min-microvolt = <912500>;
272                         regulator-max-microvolt = <1378000>;
273                         regulator-boot-on;
274                         regulator-always-on;
275                 };
276
277                 vdd2_reg: regulator@3 {
278                         /* VDD_CORE voltage limits 0.95V - 1.1V with +/-4% tolerance */
279                         regulator-name = "vdd_core";
280                         regulator-min-microvolt = <912500>;
281                         regulator-max-microvolt = <1150000>;
282                         regulator-boot-on;
283                         regulator-always-on;
284                 };
285
286                 vdd3_reg: regulator@4 {
287                         regulator-always-on;
288                 };
289
290                 vdig1_reg: regulator@5 {
291                         regulator-name = "vdig1_1p8v";
292                         regulator-min-microvolt = <1800000>;
293                         regulator-max-microvolt = <1800000>;
294                 };
295
296                 vdig2_reg: regulator@6 {
297                         regulator-always-on;
298                 };
299
300                 vpll_reg: regulator@7 {
301                         regulator-always-on;
302                 };
303
304                 vdac_reg: regulator@8 {
305                         regulator-always-on;
306                 };
307
308                 vaux1_reg: regulator@9 {
309                         regulator-always-on;
310                 };
311
312                 vaux2_reg: regulator@10 {
313                         regulator-always-on;
314                 };
315
316                 vaux33_reg: regulator@11 {
317                         regulator-always-on;
318                 };
319
320                 vmmc_reg: regulator@12 {
321                         regulator-min-microvolt = <3300000>;
322                         regulator-max-microvolt = <3300000>;
323                         regulator-always-on;
324                 };
325         };
326 };
327
328 /* SPI Busses */
329 &am33xx_pinmux {
330         spi0_pins: pinmux_spi0 {
331                 pinctrl-single,pins = <
332                         AM33XX_IOPAD(0x950, PIN_INPUT_PULLDOWN | MUX_MODE0)     /* spi0_clk.spi0_clk */
333                         AM33XX_IOPAD(0x954, PIN_INPUT_PULLDOWN | MUX_MODE0)     /* spi0_d0.spi0_d0 */
334                         AM33XX_IOPAD(0x958, PIN_INPUT_PULLUP | MUX_MODE0)       /* spi0_d1.spi0_d1 */
335                         AM33XX_IOPAD(0x95c, PIN_INPUT_PULLUP | MUX_MODE0)       /* spi0_cs0.spi0_cs0 */
336                 >;
337         };
338 };
339
340 &spi0 {
341         pinctrl-names = "default";
342         pinctrl-0 = <&spi0_pins>;
343         status = "okay";
344
345         serial_flash: m25p80@0 {
346                 compatible = "m25p80";
347                 spi-max-frequency = <48000000>;
348                 reg = <0x0>;
349                 m25p,fast-read;
350                 status = "disabled";
351                 #address-cells = <1>;
352                 #size-cells = <1>;
353
354                 partition@0 {
355                         label = "xload";
356                         reg = <0x0 0x20000>;
357                 };
358                 partition@1 {
359                         label = "barebox";
360                         reg = <0x20000 0x80000>;
361                 };
362                 partition@2 {
363                         label = "bareboxenv";
364                         reg = <0xa0000 0x20000>;
365                 };
366                 partition@3 {
367                         label = "oftree";
368                         reg = <0xc0000 0x20000>;
369                 };
370                 partition@4 {
371                         label = "kernel";
372                         reg = <0xe0000 0x0>;
373                 };
374         };
375 };