drm/rockchip: analogix_dp: drop unnecessary probe deferral "error" print
[cascardo/linux.git] / drivers / gpu / drm / rockchip / rockchip_drm_vop.c
1 /*
2  * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd
3  * Author:Mark Yao <mark.yao@rock-chips.com>
4  *
5  * This software is licensed under the terms of the GNU General Public
6  * License version 2, as published by the Free Software Foundation, and
7  * may be copied, distributed, and modified under those terms.
8  *
9  * This program is distributed in the hope that it will be useful,
10  * but WITHOUT ANY WARRANTY; without even the implied warranty of
11  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
12  * GNU General Public License for more details.
13  */
14
15 #include <drm/drm.h>
16 #include <drm/drmP.h>
17 #include <drm/drm_atomic.h>
18 #include <drm/drm_crtc.h>
19 #include <drm/drm_crtc_helper.h>
20 #include <drm/drm_plane_helper.h>
21
22 #include <linux/kernel.h>
23 #include <linux/module.h>
24 #include <linux/platform_device.h>
25 #include <linux/clk.h>
26 #include <linux/of.h>
27 #include <linux/of_device.h>
28 #include <linux/pm_runtime.h>
29 #include <linux/component.h>
30
31 #include <linux/reset.h>
32 #include <linux/delay.h>
33
34 #include "rockchip_drm_drv.h"
35 #include "rockchip_drm_gem.h"
36 #include "rockchip_drm_fb.h"
37 #include "rockchip_drm_psr.h"
38 #include "rockchip_drm_vop.h"
39
40 #define __REG_SET_RELAXED(x, off, mask, shift, v, write_mask) \
41                 vop_mask_write(x, off, mask, shift, v, write_mask, true)
42
43 #define __REG_SET_NORMAL(x, off, mask, shift, v, write_mask) \
44                 vop_mask_write(x, off, mask, shift, v, write_mask, false)
45
46 #define REG_SET(x, base, reg, v, mode) \
47                 __REG_SET_##mode(x, base + reg.offset, \
48                                  reg.mask, reg.shift, v, reg.write_mask)
49 #define REG_SET_MASK(x, base, reg, mask, v, mode) \
50                 __REG_SET_##mode(x, base + reg.offset, \
51                                  mask, reg.shift, v, reg.write_mask)
52
53 #define VOP_WIN_SET(x, win, name, v) \
54                 REG_SET(x, win->base, win->phy->name, v, RELAXED)
55 #define VOP_SCL_SET(x, win, name, v) \
56                 REG_SET(x, win->base, win->phy->scl->name, v, RELAXED)
57 #define VOP_SCL_SET_EXT(x, win, name, v) \
58                 REG_SET(x, win->base, win->phy->scl->ext->name, v, RELAXED)
59 #define VOP_CTRL_SET(x, name, v) \
60                 REG_SET(x, 0, (x)->data->ctrl->name, v, NORMAL)
61
62 #define VOP_INTR_GET(vop, name) \
63                 vop_read_reg(vop, 0, &vop->data->ctrl->name)
64
65 #define VOP_INTR_SET(vop, name, mask, v) \
66                 REG_SET_MASK(vop, 0, vop->data->intr->name, mask, v, NORMAL)
67 #define VOP_INTR_SET_TYPE(vop, name, type, v) \
68         do { \
69                 int i, reg = 0, mask = 0; \
70                 for (i = 0; i < vop->data->intr->nintrs; i++) { \
71                         if (vop->data->intr->intrs[i] & type) { \
72                                 reg |= (v) << i; \
73                                 mask |= 1 << i; \
74                         } \
75                 } \
76                 VOP_INTR_SET(vop, name, mask, reg); \
77         } while (0)
78 #define VOP_INTR_GET_TYPE(vop, name, type) \
79                 vop_get_intr_type(vop, &vop->data->intr->name, type)
80
81 #define VOP_WIN_GET(x, win, name) \
82                 vop_read_reg(x, win->base, &win->phy->name)
83
84 #define VOP_WIN_GET_YRGBADDR(vop, win) \
85                 vop_readl(vop, win->base + win->phy->yrgb_mst.offset)
86
87 #define to_vop(x) container_of(x, struct vop, crtc)
88 #define to_vop_win(x) container_of(x, struct vop_win, base)
89 #define to_vop_plane_state(x) container_of(x, struct vop_plane_state, base)
90
91 struct vop_plane_state {
92         struct drm_plane_state base;
93         int format;
94         dma_addr_t yrgb_mst;
95         bool enable;
96 };
97
98 struct vop_win {
99         struct drm_plane base;
100         const struct vop_win_data *data;
101         struct vop *vop;
102
103         /* protected by dev->event_lock */
104         bool enable;
105         dma_addr_t yrgb_mst;
106 };
107
108 struct vop {
109         struct drm_crtc crtc;
110         struct device *dev;
111         struct drm_device *drm_dev;
112         bool is_enabled;
113         bool vblank_active;
114
115         /* mutex vsync_ work */
116         struct mutex vsync_mutex;
117         bool vsync_work_pending;
118         struct completion dsp_hold_completion;
119         struct completion wait_update_complete;
120
121         /* protected by dev->event_lock */
122         struct drm_pending_vblank_event *event;
123
124         struct completion line_flag_completion;
125
126         const struct vop_data *data;
127
128         uint32_t *regsbak;
129         void __iomem *regs;
130
131         /* physical map length of vop register */
132         uint32_t len;
133
134         /* one time only one process allowed to config the register */
135         spinlock_t reg_lock;
136         /* lock vop irq reg */
137         spinlock_t irq_lock;
138
139         unsigned int irq;
140
141         /* vop AHP clk */
142         struct clk *hclk;
143         /* vop dclk */
144         struct clk *dclk;
145         /* vop share memory frequency */
146         struct clk *aclk;
147
148         /* vop dclk reset */
149         struct reset_control *dclk_rst;
150
151         struct vop_win win[];
152 };
153
154 static inline void vop_writel(struct vop *vop, uint32_t offset, uint32_t v)
155 {
156         writel(v, vop->regs + offset);
157         vop->regsbak[offset >> 2] = v;
158 }
159
160 static inline uint32_t vop_readl(struct vop *vop, uint32_t offset)
161 {
162         return readl(vop->regs + offset);
163 }
164
165 static inline uint32_t vop_read_reg(struct vop *vop, uint32_t base,
166                                     const struct vop_reg *reg)
167 {
168         return (vop_readl(vop, base + reg->offset) >> reg->shift) & reg->mask;
169 }
170
171 static inline void vop_mask_write(struct vop *vop, uint32_t offset,
172                                   uint32_t mask, uint32_t shift, uint32_t v,
173                                   bool write_mask, bool relaxed)
174 {
175         if (!mask)
176                 return;
177
178         if (write_mask) {
179                 v = ((v << shift) & 0xffff) | (mask << (shift + 16));
180         } else {
181                 uint32_t cached_val = vop->regsbak[offset >> 2];
182
183                 v = (cached_val & ~(mask << shift)) | ((v & mask) << shift);
184                 vop->regsbak[offset >> 2] = v;
185         }
186
187         if (relaxed)
188                 writel_relaxed(v, vop->regs + offset);
189         else
190                 writel(v, vop->regs + offset);
191 }
192
193 static inline uint32_t vop_get_intr_type(struct vop *vop,
194                                          const struct vop_reg *reg, int type)
195 {
196         uint32_t i, ret = 0;
197         uint32_t regs = vop_read_reg(vop, 0, reg);
198
199         for (i = 0; i < vop->data->intr->nintrs; i++) {
200                 if ((type & vop->data->intr->intrs[i]) && (regs & 1 << i))
201                         ret |= vop->data->intr->intrs[i];
202         }
203
204         return ret;
205 }
206
207 static inline void vop_cfg_done(struct vop *vop)
208 {
209         VOP_CTRL_SET(vop, cfg_done, 1);
210 }
211
212 static bool has_rb_swapped(uint32_t format)
213 {
214         switch (format) {
215         case DRM_FORMAT_XBGR8888:
216         case DRM_FORMAT_ABGR8888:
217         case DRM_FORMAT_BGR888:
218         case DRM_FORMAT_BGR565:
219                 return true;
220         default:
221                 return false;
222         }
223 }
224
225 static enum vop_data_format vop_convert_format(uint32_t format)
226 {
227         switch (format) {
228         case DRM_FORMAT_XRGB8888:
229         case DRM_FORMAT_ARGB8888:
230         case DRM_FORMAT_XBGR8888:
231         case DRM_FORMAT_ABGR8888:
232                 return VOP_FMT_ARGB8888;
233         case DRM_FORMAT_RGB888:
234         case DRM_FORMAT_BGR888:
235                 return VOP_FMT_RGB888;
236         case DRM_FORMAT_RGB565:
237         case DRM_FORMAT_BGR565:
238                 return VOP_FMT_RGB565;
239         case DRM_FORMAT_NV12:
240                 return VOP_FMT_YUV420SP;
241         case DRM_FORMAT_NV16:
242                 return VOP_FMT_YUV422SP;
243         case DRM_FORMAT_NV24:
244                 return VOP_FMT_YUV444SP;
245         default:
246                 DRM_ERROR("unsupport format[%08x]\n", format);
247                 return -EINVAL;
248         }
249 }
250
251 static bool is_yuv_support(uint32_t format)
252 {
253         switch (format) {
254         case DRM_FORMAT_NV12:
255         case DRM_FORMAT_NV16:
256         case DRM_FORMAT_NV24:
257                 return true;
258         default:
259                 return false;
260         }
261 }
262
263 static bool is_alpha_support(uint32_t format)
264 {
265         switch (format) {
266         case DRM_FORMAT_ARGB8888:
267         case DRM_FORMAT_ABGR8888:
268                 return true;
269         default:
270                 return false;
271         }
272 }
273
274 static uint16_t scl_vop_cal_scale(enum scale_mode mode, uint32_t src,
275                                   uint32_t dst, bool is_horizontal,
276                                   int vsu_mode, int *vskiplines)
277 {
278         uint16_t val = 1 << SCL_FT_DEFAULT_FIXPOINT_SHIFT;
279
280         if (is_horizontal) {
281                 if (mode == SCALE_UP)
282                         val = GET_SCL_FT_BIC(src, dst);
283                 else if (mode == SCALE_DOWN)
284                         val = GET_SCL_FT_BILI_DN(src, dst);
285         } else {
286                 if (mode == SCALE_UP) {
287                         if (vsu_mode == SCALE_UP_BIL)
288                                 val = GET_SCL_FT_BILI_UP(src, dst);
289                         else
290                                 val = GET_SCL_FT_BIC(src, dst);
291                 } else if (mode == SCALE_DOWN) {
292                         if (vskiplines) {
293                                 *vskiplines = scl_get_vskiplines(src, dst);
294                                 val = scl_get_bili_dn_vskip(src, dst,
295                                                             *vskiplines);
296                         } else {
297                                 val = GET_SCL_FT_BILI_DN(src, dst);
298                         }
299                 }
300         }
301
302         return val;
303 }
304
305 static void scl_vop_cal_scl_fac(struct vop *vop, const struct vop_win_data *win,
306                              uint32_t src_w, uint32_t src_h, uint32_t dst_w,
307                              uint32_t dst_h, uint32_t pixel_format)
308 {
309         uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
310         uint16_t cbcr_hor_scl_mode = SCALE_NONE;
311         uint16_t cbcr_ver_scl_mode = SCALE_NONE;
312         int hsub = drm_format_horz_chroma_subsampling(pixel_format);
313         int vsub = drm_format_vert_chroma_subsampling(pixel_format);
314         bool is_yuv = is_yuv_support(pixel_format);
315         uint16_t cbcr_src_w = src_w / hsub;
316         uint16_t cbcr_src_h = src_h / vsub;
317         uint16_t vsu_mode;
318         uint16_t lb_mode;
319         uint32_t val;
320         int vskiplines = 0;
321
322         if (dst_w > 3840) {
323                 DRM_ERROR("Maximum destination width (3840) exceeded\n");
324                 return;
325         }
326
327         if (!win->phy->scl->ext) {
328                 VOP_SCL_SET(vop, win, scale_yrgb_x,
329                             scl_cal_scale2(src_w, dst_w));
330                 VOP_SCL_SET(vop, win, scale_yrgb_y,
331                             scl_cal_scale2(src_h, dst_h));
332                 if (is_yuv) {
333                         VOP_SCL_SET(vop, win, scale_cbcr_x,
334                                     scl_cal_scale2(cbcr_src_w, dst_w));
335                         VOP_SCL_SET(vop, win, scale_cbcr_y,
336                                     scl_cal_scale2(cbcr_src_h, dst_h));
337                 }
338                 return;
339         }
340
341         yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
342         yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
343
344         if (is_yuv) {
345                 cbcr_hor_scl_mode = scl_get_scl_mode(cbcr_src_w, dst_w);
346                 cbcr_ver_scl_mode = scl_get_scl_mode(cbcr_src_h, dst_h);
347                 if (cbcr_hor_scl_mode == SCALE_DOWN)
348                         lb_mode = scl_vop_cal_lb_mode(dst_w, true);
349                 else
350                         lb_mode = scl_vop_cal_lb_mode(cbcr_src_w, true);
351         } else {
352                 if (yrgb_hor_scl_mode == SCALE_DOWN)
353                         lb_mode = scl_vop_cal_lb_mode(dst_w, false);
354                 else
355                         lb_mode = scl_vop_cal_lb_mode(src_w, false);
356         }
357
358         VOP_SCL_SET_EXT(vop, win, lb_mode, lb_mode);
359         if (lb_mode == LB_RGB_3840X2) {
360                 if (yrgb_ver_scl_mode != SCALE_NONE) {
361                         DRM_ERROR("ERROR : not allow yrgb ver scale\n");
362                         return;
363                 }
364                 if (cbcr_ver_scl_mode != SCALE_NONE) {
365                         DRM_ERROR("ERROR : not allow cbcr ver scale\n");
366                         return;
367                 }
368                 vsu_mode = SCALE_UP_BIL;
369         } else if (lb_mode == LB_RGB_2560X4) {
370                 vsu_mode = SCALE_UP_BIL;
371         } else {
372                 vsu_mode = SCALE_UP_BIC;
373         }
374
375         val = scl_vop_cal_scale(yrgb_hor_scl_mode, src_w, dst_w,
376                                 true, 0, NULL);
377         VOP_SCL_SET(vop, win, scale_yrgb_x, val);
378         val = scl_vop_cal_scale(yrgb_ver_scl_mode, src_h, dst_h,
379                                 false, vsu_mode, &vskiplines);
380         VOP_SCL_SET(vop, win, scale_yrgb_y, val);
381
382         VOP_SCL_SET_EXT(vop, win, vsd_yrgb_gt4, vskiplines == 4);
383         VOP_SCL_SET_EXT(vop, win, vsd_yrgb_gt2, vskiplines == 2);
384
385         VOP_SCL_SET_EXT(vop, win, yrgb_hor_scl_mode, yrgb_hor_scl_mode);
386         VOP_SCL_SET_EXT(vop, win, yrgb_ver_scl_mode, yrgb_ver_scl_mode);
387         VOP_SCL_SET_EXT(vop, win, yrgb_hsd_mode, SCALE_DOWN_BIL);
388         VOP_SCL_SET_EXT(vop, win, yrgb_vsd_mode, SCALE_DOWN_BIL);
389         VOP_SCL_SET_EXT(vop, win, yrgb_vsu_mode, vsu_mode);
390         if (is_yuv) {
391                 val = scl_vop_cal_scale(cbcr_hor_scl_mode, cbcr_src_w,
392                                         dst_w, true, 0, NULL);
393                 VOP_SCL_SET(vop, win, scale_cbcr_x, val);
394                 val = scl_vop_cal_scale(cbcr_ver_scl_mode, cbcr_src_h,
395                                         dst_h, false, vsu_mode, &vskiplines);
396                 VOP_SCL_SET(vop, win, scale_cbcr_y, val);
397
398                 VOP_SCL_SET_EXT(vop, win, vsd_cbcr_gt4, vskiplines == 4);
399                 VOP_SCL_SET_EXT(vop, win, vsd_cbcr_gt2, vskiplines == 2);
400                 VOP_SCL_SET_EXT(vop, win, cbcr_hor_scl_mode, cbcr_hor_scl_mode);
401                 VOP_SCL_SET_EXT(vop, win, cbcr_ver_scl_mode, cbcr_ver_scl_mode);
402                 VOP_SCL_SET_EXT(vop, win, cbcr_hsd_mode, SCALE_DOWN_BIL);
403                 VOP_SCL_SET_EXT(vop, win, cbcr_vsd_mode, SCALE_DOWN_BIL);
404                 VOP_SCL_SET_EXT(vop, win, cbcr_vsu_mode, vsu_mode);
405         }
406 }
407
408 static void vop_dsp_hold_valid_irq_enable(struct vop *vop)
409 {
410         unsigned long flags;
411
412         if (WARN_ON(!vop->is_enabled))
413                 return;
414
415         spin_lock_irqsave(&vop->irq_lock, flags);
416
417         VOP_INTR_SET_TYPE(vop, enable, DSP_HOLD_VALID_INTR, 1);
418
419         spin_unlock_irqrestore(&vop->irq_lock, flags);
420 }
421
422 static void vop_dsp_hold_valid_irq_disable(struct vop *vop)
423 {
424         unsigned long flags;
425
426         if (WARN_ON(!vop->is_enabled))
427                 return;
428
429         spin_lock_irqsave(&vop->irq_lock, flags);
430
431         VOP_INTR_SET_TYPE(vop, enable, DSP_HOLD_VALID_INTR, 0);
432
433         spin_unlock_irqrestore(&vop->irq_lock, flags);
434 }
435
436 /*
437  * (1) each frame starts at the start of the Vsync pulse which is signaled by
438  *     the "FRAME_SYNC" interrupt.
439  * (2) the active data region of each frame ends at dsp_vact_end
440  * (3) we should program this same number (dsp_vact_end) into dsp_line_frag_num,
441  *      to get "LINE_FLAG" interrupt at the end of the active on screen data.
442  *
443  * VOP_INTR_CTRL0.dsp_line_frag_num = VOP_DSP_VACT_ST_END.dsp_vact_end
444  * Interrupts
445  * LINE_FLAG -------------------------------+
446  * FRAME_SYNC ----+                         |
447  *                |                         |
448  *                v                         v
449  *                | Vsync | Vbp |  Vactive  | Vfp |
450  *                        ^     ^           ^     ^
451  *                        |     |           |     |
452  *                        |     |           |     |
453  * dsp_vs_end ------------+     |           |     |   VOP_DSP_VTOTAL_VS_END
454  * dsp_vact_start --------------+           |     |   VOP_DSP_VACT_ST_END
455  * dsp_vact_end ----------------------------+     |   VOP_DSP_VACT_ST_END
456  * dsp_total -------------------------------------+   VOP_DSP_VTOTAL_VS_END
457  */
458 static bool vop_line_flag_irq_is_enabled(struct vop *vop)
459 {
460         uint32_t line_flag_irq;
461         unsigned long flags;
462
463         spin_lock_irqsave(&vop->irq_lock, flags);
464
465         line_flag_irq = VOP_INTR_GET_TYPE(vop, enable, LINE_FLAG_INTR);
466
467         spin_unlock_irqrestore(&vop->irq_lock, flags);
468
469         return !!line_flag_irq;
470 }
471
472 static void vop_line_flag_irq_enable(struct vop *vop, int line_num)
473 {
474         unsigned long flags;
475
476         if (WARN_ON(!vop->is_enabled))
477                 return;
478
479         spin_lock_irqsave(&vop->irq_lock, flags);
480
481         VOP_CTRL_SET(vop, line_flag_num[0], line_num);
482         VOP_INTR_SET_TYPE(vop, enable, LINE_FLAG_INTR, 1);
483
484         spin_unlock_irqrestore(&vop->irq_lock, flags);
485 }
486
487 static void vop_line_flag_irq_disable(struct vop *vop)
488 {
489         unsigned long flags;
490
491         if (WARN_ON(!vop->is_enabled))
492                 return;
493
494         spin_lock_irqsave(&vop->irq_lock, flags);
495
496         VOP_INTR_SET_TYPE(vop, enable, LINE_FLAG_INTR, 0);
497
498         spin_unlock_irqrestore(&vop->irq_lock, flags);
499 }
500
501 static void vop_enable(struct drm_crtc *crtc)
502 {
503         struct vop *vop = to_vop(crtc);
504         int ret;
505
506         ret = pm_runtime_get_sync(vop->dev);
507         if (ret < 0) {
508                 dev_err(vop->dev, "failed to get pm runtime: %d\n", ret);
509                 return;
510         }
511
512         ret = clk_enable(vop->hclk);
513         if (ret < 0) {
514                 dev_err(vop->dev, "failed to enable hclk - %d\n", ret);
515                 return;
516         }
517
518         ret = clk_enable(vop->dclk);
519         if (ret < 0) {
520                 dev_err(vop->dev, "failed to enable dclk - %d\n", ret);
521                 goto err_disable_hclk;
522         }
523
524         ret = clk_enable(vop->aclk);
525         if (ret < 0) {
526                 dev_err(vop->dev, "failed to enable aclk - %d\n", ret);
527                 goto err_disable_dclk;
528         }
529
530         /*
531          * Slave iommu shares power, irq and clock with vop.  It was associated
532          * automatically with this master device via common driver code.
533          * Now that we have enabled the clock we attach it to the shared drm
534          * mapping.
535          */
536         ret = rockchip_drm_dma_attach_device(vop->drm_dev, vop->dev);
537         if (ret) {
538                 dev_err(vop->dev, "failed to attach dma mapping, %d\n", ret);
539                 goto err_disable_aclk;
540         }
541
542         memcpy(vop->regs, vop->regsbak, vop->len);
543         /*
544          * At here, vop clock & iommu is enable, R/W vop regs would be safe.
545          */
546         vop->is_enabled = true;
547
548         spin_lock(&vop->reg_lock);
549
550         VOP_CTRL_SET(vop, standby, 0);
551
552         spin_unlock(&vop->reg_lock);
553
554         enable_irq(vop->irq);
555
556         drm_crtc_vblank_on(crtc);
557
558         return;
559
560 err_disable_aclk:
561         clk_disable(vop->aclk);
562 err_disable_dclk:
563         clk_disable(vop->dclk);
564 err_disable_hclk:
565         clk_disable(vop->hclk);
566 }
567
568 static void vop_crtc_disable(struct drm_crtc *crtc)
569 {
570         struct vop *vop = to_vop(crtc);
571         int i;
572
573         WARN_ON(vop->event);
574
575         /*
576          * We need to make sure that all windows are disabled before we
577          * disable that crtc. Otherwise we might try to scan from a destroyed
578          * buffer later.
579          */
580         for (i = 0; i < vop->data->win_size; i++) {
581                 struct vop_win *vop_win = &vop->win[i];
582                 const struct vop_win_data *win = vop_win->data;
583
584                 spin_lock(&vop->reg_lock);
585                 VOP_WIN_SET(vop, win, enable, 0);
586                 spin_unlock(&vop->reg_lock);
587         }
588
589         drm_crtc_vblank_off(crtc);
590
591         /*
592          * Vop standby will take effect at end of current frame,
593          * if dsp hold valid irq happen, it means standby complete.
594          *
595          * we must wait standby complete when we want to disable aclk,
596          * if not, memory bus maybe dead.
597          */
598         reinit_completion(&vop->dsp_hold_completion);
599         vop_dsp_hold_valid_irq_enable(vop);
600
601         spin_lock(&vop->reg_lock);
602
603         VOP_CTRL_SET(vop, standby, 1);
604
605         spin_unlock(&vop->reg_lock);
606
607         wait_for_completion(&vop->dsp_hold_completion);
608
609         vop_dsp_hold_valid_irq_disable(vop);
610
611         disable_irq(vop->irq);
612
613         vop->is_enabled = false;
614
615         /*
616          * vop standby complete, so iommu detach is safe.
617          */
618         rockchip_drm_dma_detach_device(vop->drm_dev, vop->dev);
619
620         clk_disable(vop->dclk);
621         clk_disable(vop->aclk);
622         clk_disable(vop->hclk);
623         pm_runtime_put(vop->dev);
624
625         if (crtc->state->event && !crtc->state->active) {
626                 spin_lock_irq(&crtc->dev->event_lock);
627                 drm_crtc_send_vblank_event(crtc, crtc->state->event);
628                 spin_unlock_irq(&crtc->dev->event_lock);
629
630                 crtc->state->event = NULL;
631         }
632 }
633
634 static void vop_plane_destroy(struct drm_plane *plane)
635 {
636         drm_plane_cleanup(plane);
637 }
638
639 static int vop_plane_prepare_fb(struct drm_plane *plane,
640                                 const struct drm_plane_state *new_state)
641 {
642         if (plane->state->fb)
643                 drm_framebuffer_reference(plane->state->fb);
644
645         return 0;
646 }
647
648 static void vop_plane_cleanup_fb(struct drm_plane *plane,
649                                  const struct drm_plane_state *old_state)
650 {
651         if (old_state->fb)
652                 drm_framebuffer_unreference(old_state->fb);
653 }
654
655 static int vop_plane_atomic_check(struct drm_plane *plane,
656                            struct drm_plane_state *state)
657 {
658         struct drm_crtc *crtc = state->crtc;
659         struct drm_crtc_state *crtc_state;
660         struct drm_framebuffer *fb = state->fb;
661         struct vop_win *vop_win = to_vop_win(plane);
662         struct vop_plane_state *vop_plane_state = to_vop_plane_state(state);
663         const struct vop_win_data *win = vop_win->data;
664         int ret;
665         struct drm_rect clip;
666         int min_scale = win->phy->scl ? FRAC_16_16(1, 8) :
667                                         DRM_PLANE_HELPER_NO_SCALING;
668         int max_scale = win->phy->scl ? FRAC_16_16(8, 1) :
669                                         DRM_PLANE_HELPER_NO_SCALING;
670
671         if (!crtc || !fb)
672                 goto out_disable;
673
674         crtc_state = drm_atomic_get_existing_crtc_state(state->state, crtc);
675         if (WARN_ON(!crtc_state))
676                 return -EINVAL;
677
678         clip.x1 = 0;
679         clip.y1 = 0;
680         clip.x2 = crtc_state->adjusted_mode.hdisplay;
681         clip.y2 = crtc_state->adjusted_mode.vdisplay;
682
683         ret = drm_plane_helper_check_state(state, &clip,
684                                            min_scale, max_scale,
685                                            true, true);
686         if (ret)
687                 return ret;
688
689         if (!state->visible)
690                 goto out_disable;
691
692         vop_plane_state->format = vop_convert_format(fb->pixel_format);
693         if (vop_plane_state->format < 0)
694                 return vop_plane_state->format;
695
696         /*
697          * Src.x1 can be odd when do clip, but yuv plane start point
698          * need align with 2 pixel.
699          */
700         if (is_yuv_support(fb->pixel_format) && ((state->src.x1 >> 16) % 2))
701                 return -EINVAL;
702
703         vop_plane_state->enable = true;
704
705         return 0;
706
707 out_disable:
708         vop_plane_state->enable = false;
709         return 0;
710 }
711
712 static void vop_plane_atomic_disable(struct drm_plane *plane,
713                                      struct drm_plane_state *old_state)
714 {
715         struct vop_plane_state *vop_plane_state = to_vop_plane_state(old_state);
716         struct vop_win *vop_win = to_vop_win(plane);
717         const struct vop_win_data *win = vop_win->data;
718         struct vop *vop = to_vop(old_state->crtc);
719
720         if (!old_state->crtc)
721                 return;
722
723         spin_lock_irq(&plane->dev->event_lock);
724         vop_win->enable = false;
725         vop_win->yrgb_mst = 0;
726         spin_unlock_irq(&plane->dev->event_lock);
727
728         spin_lock(&vop->reg_lock);
729
730         VOP_WIN_SET(vop, win, enable, 0);
731
732         spin_unlock(&vop->reg_lock);
733
734         vop_plane_state->enable = false;
735 }
736
737 static void vop_plane_atomic_update(struct drm_plane *plane,
738                 struct drm_plane_state *old_state)
739 {
740         struct drm_plane_state *state = plane->state;
741         struct drm_crtc *crtc = state->crtc;
742         struct vop_win *vop_win = to_vop_win(plane);
743         struct vop_plane_state *vop_plane_state = to_vop_plane_state(state);
744         const struct vop_win_data *win = vop_win->data;
745         struct vop *vop = to_vop(state->crtc);
746         struct drm_framebuffer *fb = state->fb;
747         unsigned int actual_w, actual_h;
748         unsigned int dsp_stx, dsp_sty;
749         uint32_t act_info, dsp_info, dsp_st;
750         struct drm_rect *src = &state->src;
751         struct drm_rect *dest = &state->dst;
752         struct drm_gem_object *obj, *uv_obj;
753         struct rockchip_gem_object *rk_obj, *rk_uv_obj;
754         unsigned long offset;
755         dma_addr_t dma_addr;
756         uint32_t val;
757         bool rb_swap;
758
759         /*
760          * can't update plane when vop is disabled.
761          */
762         if (WARN_ON(!crtc))
763                 return;
764
765         if (WARN_ON(!vop->is_enabled))
766                 return;
767
768         if (!vop_plane_state->enable) {
769                 vop_plane_atomic_disable(plane, old_state);
770                 return;
771         }
772
773         obj = rockchip_fb_get_gem_obj(fb, 0);
774         rk_obj = to_rockchip_obj(obj);
775
776         actual_w = drm_rect_width(src) >> 16;
777         actual_h = drm_rect_height(src) >> 16;
778         act_info = (actual_h - 1) << 16 | ((actual_w - 1) & 0xffff);
779
780         dsp_info = (drm_rect_height(dest) - 1) << 16;
781         dsp_info |= (drm_rect_width(dest) - 1) & 0xffff;
782
783         dsp_stx = dest->x1 + crtc->mode.htotal - crtc->mode.hsync_start;
784         dsp_sty = dest->y1 + crtc->mode.vtotal - crtc->mode.vsync_start;
785         dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
786
787         offset = (src->x1 >> 16) * drm_format_plane_cpp(fb->pixel_format, 0);
788         offset += (src->y1 >> 16) * fb->pitches[0];
789         vop_plane_state->yrgb_mst = rk_obj->dma_addr + offset + fb->offsets[0];
790
791         spin_lock_irq(&plane->dev->event_lock);
792         vop_win->enable = true;
793         vop_win->yrgb_mst = vop_plane_state->yrgb_mst;
794         spin_unlock_irq(&plane->dev->event_lock);
795
796         spin_lock(&vop->reg_lock);
797
798         VOP_WIN_SET(vop, win, format, vop_plane_state->format);
799         VOP_WIN_SET(vop, win, yrgb_vir, fb->pitches[0] >> 2);
800         VOP_WIN_SET(vop, win, yrgb_mst, vop_plane_state->yrgb_mst);
801         if (is_yuv_support(fb->pixel_format)) {
802                 int hsub = drm_format_horz_chroma_subsampling(fb->pixel_format);
803                 int vsub = drm_format_vert_chroma_subsampling(fb->pixel_format);
804                 int bpp = drm_format_plane_cpp(fb->pixel_format, 1);
805
806                 uv_obj = rockchip_fb_get_gem_obj(fb, 1);
807                 rk_uv_obj = to_rockchip_obj(uv_obj);
808
809                 offset = (src->x1 >> 16) * bpp / hsub;
810                 offset += (src->y1 >> 16) * fb->pitches[1] / vsub;
811
812                 dma_addr = rk_uv_obj->dma_addr + offset + fb->offsets[1];
813                 VOP_WIN_SET(vop, win, uv_vir, fb->pitches[1] >> 2);
814                 VOP_WIN_SET(vop, win, uv_mst, dma_addr);
815         }
816
817         if (win->phy->scl)
818                 scl_vop_cal_scl_fac(vop, win, actual_w, actual_h,
819                                     drm_rect_width(dest), drm_rect_height(dest),
820                                     fb->pixel_format);
821
822         VOP_WIN_SET(vop, win, act_info, act_info);
823         VOP_WIN_SET(vop, win, dsp_info, dsp_info);
824         VOP_WIN_SET(vop, win, dsp_st, dsp_st);
825
826         rb_swap = has_rb_swapped(fb->pixel_format);
827         VOP_WIN_SET(vop, win, rb_swap, rb_swap);
828
829         if (is_alpha_support(fb->pixel_format)) {
830                 VOP_WIN_SET(vop, win, dst_alpha_ctl,
831                             DST_FACTOR_M0(ALPHA_SRC_INVERSE));
832                 val = SRC_ALPHA_EN(1) | SRC_COLOR_M0(ALPHA_SRC_PRE_MUL) |
833                         SRC_ALPHA_M0(ALPHA_STRAIGHT) |
834                         SRC_BLEND_M0(ALPHA_PER_PIX) |
835                         SRC_ALPHA_CAL_M0(ALPHA_NO_SATURATION) |
836                         SRC_FACTOR_M0(ALPHA_ONE);
837                 VOP_WIN_SET(vop, win, src_alpha_ctl, val);
838         } else {
839                 VOP_WIN_SET(vop, win, src_alpha_ctl, SRC_ALPHA_EN(0));
840         }
841
842         VOP_WIN_SET(vop, win, enable, 1);
843         spin_unlock(&vop->reg_lock);
844 }
845
846 static const struct drm_plane_helper_funcs plane_helper_funcs = {
847         .prepare_fb = vop_plane_prepare_fb,
848         .cleanup_fb = vop_plane_cleanup_fb,
849         .atomic_check = vop_plane_atomic_check,
850         .atomic_update = vop_plane_atomic_update,
851         .atomic_disable = vop_plane_atomic_disable,
852 };
853
854 static void vop_atomic_plane_reset(struct drm_plane *plane)
855 {
856         struct vop_plane_state *vop_plane_state =
857                                         to_vop_plane_state(plane->state);
858
859         if (plane->state && plane->state->fb)
860                 drm_framebuffer_unreference(plane->state->fb);
861
862         kfree(vop_plane_state);
863         vop_plane_state = kzalloc(sizeof(*vop_plane_state), GFP_KERNEL);
864         if (!vop_plane_state)
865                 return;
866
867         plane->state = &vop_plane_state->base;
868         plane->state->plane = plane;
869 }
870
871 static struct drm_plane_state *
872 vop_atomic_plane_duplicate_state(struct drm_plane *plane)
873 {
874         struct vop_plane_state *old_vop_plane_state;
875         struct vop_plane_state *vop_plane_state;
876
877         if (WARN_ON(!plane->state))
878                 return NULL;
879
880         old_vop_plane_state = to_vop_plane_state(plane->state);
881         vop_plane_state = kmemdup(old_vop_plane_state,
882                                   sizeof(*vop_plane_state), GFP_KERNEL);
883         if (!vop_plane_state)
884                 return NULL;
885
886         __drm_atomic_helper_plane_duplicate_state(plane,
887                                                   &vop_plane_state->base);
888
889         return &vop_plane_state->base;
890 }
891
892 static void vop_atomic_plane_destroy_state(struct drm_plane *plane,
893                                            struct drm_plane_state *state)
894 {
895         struct vop_plane_state *vop_state = to_vop_plane_state(state);
896
897         __drm_atomic_helper_plane_destroy_state(state);
898
899         kfree(vop_state);
900 }
901
902 static const struct drm_plane_funcs vop_plane_funcs = {
903         .update_plane   = drm_atomic_helper_update_plane,
904         .disable_plane  = drm_atomic_helper_disable_plane,
905         .destroy = vop_plane_destroy,
906         .reset = vop_atomic_plane_reset,
907         .atomic_duplicate_state = vop_atomic_plane_duplicate_state,
908         .atomic_destroy_state = vop_atomic_plane_destroy_state,
909 };
910
911 static int vop_crtc_enable_vblank(struct drm_crtc *crtc)
912 {
913         struct vop *vop = to_vop(crtc);
914         unsigned long flags;
915
916         if (WARN_ON(!vop->is_enabled))
917                 return -EPERM;
918
919         spin_lock_irqsave(&vop->irq_lock, flags);
920
921         VOP_INTR_SET_TYPE(vop, enable, FS_INTR, 1);
922
923         spin_unlock_irqrestore(&vop->irq_lock, flags);
924
925         rockchip_drm_psr_disable(&vop->crtc);
926
927         return 0;
928 }
929
930 static void vop_crtc_disable_vblank(struct drm_crtc *crtc)
931 {
932         struct vop *vop = to_vop(crtc);
933         unsigned long flags;
934
935         if (WARN_ON(!vop->is_enabled))
936                 return;
937
938         spin_lock_irqsave(&vop->irq_lock, flags);
939
940         VOP_INTR_SET_TYPE(vop, enable, FS_INTR, 0);
941
942         spin_unlock_irqrestore(&vop->irq_lock, flags);
943
944         rockchip_drm_psr_enable(&vop->crtc);
945 }
946
947 static void vop_crtc_wait_for_update(struct drm_crtc *crtc)
948 {
949         struct vop *vop = to_vop(crtc);
950
951         reinit_completion(&vop->wait_update_complete);
952         WARN_ON(!wait_for_completion_timeout(&vop->wait_update_complete, 100));
953 }
954
955 static const struct rockchip_crtc_funcs private_crtc_funcs = {
956         .enable_vblank = vop_crtc_enable_vblank,
957         .disable_vblank = vop_crtc_disable_vblank,
958         .wait_for_update = vop_crtc_wait_for_update,
959 };
960
961 static bool vop_crtc_mode_fixup(struct drm_crtc *crtc,
962                                 const struct drm_display_mode *mode,
963                                 struct drm_display_mode *adjusted_mode)
964 {
965         struct vop *vop = to_vop(crtc);
966
967         adjusted_mode->clock =
968                 clk_round_rate(vop->dclk, mode->clock * 1000) / 1000;
969
970         return true;
971 }
972
973 static void vop_crtc_enable(struct drm_crtc *crtc)
974 {
975         struct vop *vop = to_vop(crtc);
976         struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc->state);
977         struct drm_display_mode *adjusted_mode = &crtc->state->adjusted_mode;
978         u16 hsync_len = adjusted_mode->hsync_end - adjusted_mode->hsync_start;
979         u16 hdisplay = adjusted_mode->hdisplay;
980         u16 htotal = adjusted_mode->htotal;
981         u16 hact_st = adjusted_mode->htotal - adjusted_mode->hsync_start;
982         u16 hact_end = hact_st + hdisplay;
983         u16 vdisplay = adjusted_mode->vdisplay;
984         u16 vtotal = adjusted_mode->vtotal;
985         u16 vsync_len = adjusted_mode->vsync_end - adjusted_mode->vsync_start;
986         u16 vact_st = adjusted_mode->vtotal - adjusted_mode->vsync_start;
987         u16 vact_end = vact_st + vdisplay;
988         uint32_t pin_pol, val;
989
990         WARN_ON(vop->event);
991
992         vop_enable(crtc);
993         /*
994          * If dclk rate is zero, mean that scanout is stop,
995          * we don't need wait any more.
996          */
997         if (clk_get_rate(vop->dclk)) {
998                 /*
999                  * Rk3288 vop timing register is immediately, when configure
1000                  * display timing on display time, may cause tearing.
1001                  *
1002                  * Vop standby will take effect at end of current frame,
1003                  * if dsp hold valid irq happen, it means standby complete.
1004                  *
1005                  * mode set:
1006                  *    standby and wait complete --> |----
1007                  *                                  | display time
1008                  *                                  |----
1009                  *                                  |---> dsp hold irq
1010                  *     configure display timing --> |
1011                  *         standby exit             |
1012                  *                                  | new frame start.
1013                  */
1014
1015                 reinit_completion(&vop->dsp_hold_completion);
1016                 vop_dsp_hold_valid_irq_enable(vop);
1017
1018                 spin_lock(&vop->reg_lock);
1019
1020                 VOP_CTRL_SET(vop, standby, 1);
1021
1022                 spin_unlock(&vop->reg_lock);
1023
1024                 wait_for_completion(&vop->dsp_hold_completion);
1025
1026                 vop_dsp_hold_valid_irq_disable(vop);
1027         }
1028
1029         pin_pol = 0x8;
1030         pin_pol |= (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : 1;
1031         pin_pol |= (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : (1 << 1);
1032         VOP_CTRL_SET(vop, pin_pol, pin_pol);
1033
1034         switch (s->output_type) {
1035         case DRM_MODE_CONNECTOR_LVDS:
1036                 VOP_CTRL_SET(vop, rgb_en, 1);
1037                 VOP_CTRL_SET(vop, rgb_pin_pol, pin_pol);
1038                 break;
1039         case DRM_MODE_CONNECTOR_eDP:
1040                 VOP_CTRL_SET(vop, edp_pin_pol, pin_pol);
1041                 VOP_CTRL_SET(vop, edp_en, 1);
1042                 break;
1043         case DRM_MODE_CONNECTOR_HDMIA:
1044                 VOP_CTRL_SET(vop, hdmi_pin_pol, pin_pol);
1045                 VOP_CTRL_SET(vop, hdmi_en, 1);
1046                 break;
1047         case DRM_MODE_CONNECTOR_DSI:
1048                 VOP_CTRL_SET(vop, mipi_pin_pol, pin_pol);
1049                 VOP_CTRL_SET(vop, mipi_en, 1);
1050                 break;
1051         default:
1052                 DRM_ERROR("unsupport connector_type[%d]\n", s->output_type);
1053         }
1054         VOP_CTRL_SET(vop, out_mode, s->output_mode);
1055
1056         VOP_CTRL_SET(vop, htotal_pw, (htotal << 16) | hsync_len);
1057         val = hact_st << 16;
1058         val |= hact_end;
1059         VOP_CTRL_SET(vop, hact_st_end, val);
1060         VOP_CTRL_SET(vop, hpost_st_end, val);
1061
1062         VOP_CTRL_SET(vop, vtotal_pw, (vtotal << 16) | vsync_len);
1063         val = vact_st << 16;
1064         val |= vact_end;
1065         VOP_CTRL_SET(vop, vact_st_end, val);
1066         VOP_CTRL_SET(vop, vpost_st_end, val);
1067
1068         clk_set_rate(vop->dclk, adjusted_mode->clock * 1000);
1069
1070         VOP_CTRL_SET(vop, standby, 0);
1071 }
1072
1073 static void vop_crtc_atomic_flush(struct drm_crtc *crtc,
1074                                   struct drm_crtc_state *old_crtc_state)
1075 {
1076         struct vop *vop = to_vop(crtc);
1077
1078         if (WARN_ON(!vop->is_enabled))
1079                 return;
1080
1081         spin_lock(&vop->reg_lock);
1082
1083         vop_cfg_done(vop);
1084
1085         spin_unlock(&vop->reg_lock);
1086 }
1087
1088 static void vop_crtc_atomic_begin(struct drm_crtc *crtc,
1089                                   struct drm_crtc_state *old_crtc_state)
1090 {
1091         struct vop *vop = to_vop(crtc);
1092
1093         spin_lock_irq(&crtc->dev->event_lock);
1094         vop->vblank_active = true;
1095         WARN_ON(drm_crtc_vblank_get(crtc) != 0);
1096         WARN_ON(vop->event);
1097
1098         if (crtc->state->event) {
1099                 vop->event = crtc->state->event;
1100                 crtc->state->event = NULL;
1101         }
1102         spin_unlock_irq(&crtc->dev->event_lock);
1103 }
1104
1105 static const struct drm_crtc_helper_funcs vop_crtc_helper_funcs = {
1106         .enable = vop_crtc_enable,
1107         .disable = vop_crtc_disable,
1108         .mode_fixup = vop_crtc_mode_fixup,
1109         .atomic_flush = vop_crtc_atomic_flush,
1110         .atomic_begin = vop_crtc_atomic_begin,
1111 };
1112
1113 static void vop_crtc_destroy(struct drm_crtc *crtc)
1114 {
1115         drm_crtc_cleanup(crtc);
1116 }
1117
1118 static void vop_crtc_reset(struct drm_crtc *crtc)
1119 {
1120         if (crtc->state)
1121                 __drm_atomic_helper_crtc_destroy_state(crtc->state);
1122         kfree(crtc->state);
1123
1124         crtc->state = kzalloc(sizeof(struct rockchip_crtc_state), GFP_KERNEL);
1125         if (crtc->state)
1126                 crtc->state->crtc = crtc;
1127 }
1128
1129 static struct drm_crtc_state *vop_crtc_duplicate_state(struct drm_crtc *crtc)
1130 {
1131         struct rockchip_crtc_state *rockchip_state;
1132
1133         rockchip_state = kzalloc(sizeof(*rockchip_state), GFP_KERNEL);
1134         if (!rockchip_state)
1135                 return NULL;
1136
1137         __drm_atomic_helper_crtc_duplicate_state(crtc, &rockchip_state->base);
1138         return &rockchip_state->base;
1139 }
1140
1141 static void vop_crtc_destroy_state(struct drm_crtc *crtc,
1142                                    struct drm_crtc_state *state)
1143 {
1144         struct rockchip_crtc_state *s = to_rockchip_crtc_state(state);
1145
1146         __drm_atomic_helper_crtc_destroy_state(&s->base);
1147         kfree(s);
1148 }
1149
1150 static const struct drm_crtc_funcs vop_crtc_funcs = {
1151         .set_config = drm_atomic_helper_set_config,
1152         .page_flip = drm_atomic_helper_page_flip,
1153         .destroy = vop_crtc_destroy,
1154         .reset = vop_crtc_reset,
1155         .atomic_duplicate_state = vop_crtc_duplicate_state,
1156         .atomic_destroy_state = vop_crtc_destroy_state,
1157 };
1158
1159 static bool vop_win_pending_is_complete(struct vop_win *vop_win)
1160 {
1161         dma_addr_t yrgb_mst;
1162
1163         if (!vop_win->enable)
1164                 return VOP_WIN_GET(vop_win->vop, vop_win->data, enable) == 0;
1165
1166         yrgb_mst = VOP_WIN_GET_YRGBADDR(vop_win->vop, vop_win->data);
1167
1168         return yrgb_mst == vop_win->yrgb_mst;
1169 }
1170
1171 static void vop_handle_vblank(struct vop *vop)
1172 {
1173         struct drm_device *drm = vop->drm_dev;
1174         struct drm_crtc *crtc = &vop->crtc;
1175         unsigned long flags;
1176         int i;
1177
1178         for (i = 0; i < vop->data->win_size; i++) {
1179                 if (!vop_win_pending_is_complete(&vop->win[i]))
1180                         return;
1181         }
1182
1183         spin_lock_irqsave(&drm->event_lock, flags);
1184         if (vop->event) {
1185                 drm_crtc_send_vblank_event(crtc, vop->event);
1186                 vop->event = NULL;
1187
1188         }
1189         if (vop->vblank_active) {
1190                 vop->vblank_active = false;
1191                 drm_crtc_vblank_put(crtc);
1192         }
1193         spin_unlock_irqrestore(&drm->event_lock, flags);
1194
1195         if (!completion_done(&vop->wait_update_complete))
1196                 complete(&vop->wait_update_complete);
1197 }
1198
1199 static irqreturn_t vop_isr(int irq, void *data)
1200 {
1201         struct vop *vop = data;
1202         struct drm_crtc *crtc = &vop->crtc;
1203         uint32_t active_irqs;
1204         unsigned long flags;
1205         int ret = IRQ_NONE;
1206
1207         /*
1208          * interrupt register has interrupt status, enable and clear bits, we
1209          * must hold irq_lock to avoid a race with enable/disable_vblank().
1210         */
1211         spin_lock_irqsave(&vop->irq_lock, flags);
1212
1213         active_irqs = VOP_INTR_GET_TYPE(vop, status, INTR_MASK);
1214         /* Clear all active interrupt sources */
1215         if (active_irqs)
1216                 VOP_INTR_SET_TYPE(vop, clear, active_irqs, 1);
1217
1218         spin_unlock_irqrestore(&vop->irq_lock, flags);
1219
1220         /* This is expected for vop iommu irqs, since the irq is shared */
1221         if (!active_irqs)
1222                 return IRQ_NONE;
1223
1224         if (active_irqs & DSP_HOLD_VALID_INTR) {
1225                 complete(&vop->dsp_hold_completion);
1226                 active_irqs &= ~DSP_HOLD_VALID_INTR;
1227                 ret = IRQ_HANDLED;
1228         }
1229
1230         if (active_irqs & LINE_FLAG_INTR) {
1231                 complete(&vop->line_flag_completion);
1232                 active_irqs &= ~LINE_FLAG_INTR;
1233                 ret = IRQ_HANDLED;
1234         }
1235
1236         if (active_irqs & FS_INTR) {
1237                 drm_crtc_handle_vblank(crtc);
1238                 vop_handle_vblank(vop);
1239                 active_irqs &= ~FS_INTR;
1240                 ret = IRQ_HANDLED;
1241         }
1242
1243         /* Unhandled irqs are spurious. */
1244         if (active_irqs)
1245                 DRM_ERROR("Unknown VOP IRQs: %#02x\n", active_irqs);
1246
1247         return ret;
1248 }
1249
1250 static int vop_create_crtc(struct vop *vop)
1251 {
1252         const struct vop_data *vop_data = vop->data;
1253         struct device *dev = vop->dev;
1254         struct drm_device *drm_dev = vop->drm_dev;
1255         struct drm_plane *primary = NULL, *cursor = NULL, *plane, *tmp;
1256         struct drm_crtc *crtc = &vop->crtc;
1257         struct device_node *port;
1258         int ret;
1259         int i;
1260
1261         /*
1262          * Create drm_plane for primary and cursor planes first, since we need
1263          * to pass them to drm_crtc_init_with_planes, which sets the
1264          * "possible_crtcs" to the newly initialized crtc.
1265          */
1266         for (i = 0; i < vop_data->win_size; i++) {
1267                 struct vop_win *vop_win = &vop->win[i];
1268                 const struct vop_win_data *win_data = vop_win->data;
1269
1270                 if (win_data->type != DRM_PLANE_TYPE_PRIMARY &&
1271                     win_data->type != DRM_PLANE_TYPE_CURSOR)
1272                         continue;
1273
1274                 ret = drm_universal_plane_init(vop->drm_dev, &vop_win->base,
1275                                                0, &vop_plane_funcs,
1276                                                win_data->phy->data_formats,
1277                                                win_data->phy->nformats,
1278                                                win_data->type, NULL);
1279                 if (ret) {
1280                         DRM_ERROR("failed to initialize plane\n");
1281                         goto err_cleanup_planes;
1282                 }
1283
1284                 plane = &vop_win->base;
1285                 drm_plane_helper_add(plane, &plane_helper_funcs);
1286                 if (plane->type == DRM_PLANE_TYPE_PRIMARY)
1287                         primary = plane;
1288                 else if (plane->type == DRM_PLANE_TYPE_CURSOR)
1289                         cursor = plane;
1290         }
1291
1292         ret = drm_crtc_init_with_planes(drm_dev, crtc, primary, cursor,
1293                                         &vop_crtc_funcs, NULL);
1294         if (ret)
1295                 goto err_cleanup_planes;
1296
1297         drm_crtc_helper_add(crtc, &vop_crtc_helper_funcs);
1298
1299         /*
1300          * Create drm_planes for overlay windows with possible_crtcs restricted
1301          * to the newly created crtc.
1302          */
1303         for (i = 0; i < vop_data->win_size; i++) {
1304                 struct vop_win *vop_win = &vop->win[i];
1305                 const struct vop_win_data *win_data = vop_win->data;
1306                 unsigned long possible_crtcs = 1 << drm_crtc_index(crtc);
1307
1308                 if (win_data->type != DRM_PLANE_TYPE_OVERLAY)
1309                         continue;
1310
1311                 ret = drm_universal_plane_init(vop->drm_dev, &vop_win->base,
1312                                                possible_crtcs,
1313                                                &vop_plane_funcs,
1314                                                win_data->phy->data_formats,
1315                                                win_data->phy->nformats,
1316                                                win_data->type, NULL);
1317                 if (ret) {
1318                         DRM_ERROR("failed to initialize overlay plane\n");
1319                         goto err_cleanup_crtc;
1320                 }
1321                 drm_plane_helper_add(&vop_win->base, &plane_helper_funcs);
1322         }
1323
1324         port = of_get_child_by_name(dev->of_node, "port");
1325         if (!port) {
1326                 DRM_ERROR("no port node found in %s\n",
1327                           dev->of_node->full_name);
1328                 ret = -ENOENT;
1329                 goto err_cleanup_crtc;
1330         }
1331
1332         init_completion(&vop->dsp_hold_completion);
1333         init_completion(&vop->wait_update_complete);
1334         init_completion(&vop->line_flag_completion);
1335         crtc->port = port;
1336         rockchip_register_crtc_funcs(crtc, &private_crtc_funcs);
1337
1338         return 0;
1339
1340 err_cleanup_crtc:
1341         drm_crtc_cleanup(crtc);
1342 err_cleanup_planes:
1343         list_for_each_entry_safe(plane, tmp, &drm_dev->mode_config.plane_list,
1344                                  head)
1345                 drm_plane_cleanup(plane);
1346         return ret;
1347 }
1348
1349 static void vop_destroy_crtc(struct vop *vop)
1350 {
1351         struct drm_crtc *crtc = &vop->crtc;
1352         struct drm_device *drm_dev = vop->drm_dev;
1353         struct drm_plane *plane, *tmp;
1354
1355         rockchip_unregister_crtc_funcs(crtc);
1356         of_node_put(crtc->port);
1357
1358         /*
1359          * We need to cleanup the planes now.  Why?
1360          *
1361          * The planes are "&vop->win[i].base".  That means the memory is
1362          * all part of the big "struct vop" chunk of memory.  That memory
1363          * was devm allocated and associated with this component.  We need to
1364          * free it ourselves before vop_unbind() finishes.
1365          */
1366         list_for_each_entry_safe(plane, tmp, &drm_dev->mode_config.plane_list,
1367                                  head)
1368                 vop_plane_destroy(plane);
1369
1370         /*
1371          * Destroy CRTC after vop_plane_destroy() since vop_disable_plane()
1372          * references the CRTC.
1373          */
1374         drm_crtc_cleanup(crtc);
1375 }
1376
1377 static int vop_initial(struct vop *vop)
1378 {
1379         const struct vop_data *vop_data = vop->data;
1380         const struct vop_reg_data *init_table = vop_data->init_table;
1381         struct reset_control *ahb_rst;
1382         int i, ret;
1383
1384         vop->hclk = devm_clk_get(vop->dev, "hclk_vop");
1385         if (IS_ERR(vop->hclk)) {
1386                 dev_err(vop->dev, "failed to get hclk source\n");
1387                 return PTR_ERR(vop->hclk);
1388         }
1389         vop->aclk = devm_clk_get(vop->dev, "aclk_vop");
1390         if (IS_ERR(vop->aclk)) {
1391                 dev_err(vop->dev, "failed to get aclk source\n");
1392                 return PTR_ERR(vop->aclk);
1393         }
1394         vop->dclk = devm_clk_get(vop->dev, "dclk_vop");
1395         if (IS_ERR(vop->dclk)) {
1396                 dev_err(vop->dev, "failed to get dclk source\n");
1397                 return PTR_ERR(vop->dclk);
1398         }
1399
1400         ret = clk_prepare(vop->dclk);
1401         if (ret < 0) {
1402                 dev_err(vop->dev, "failed to prepare dclk\n");
1403                 return ret;
1404         }
1405
1406         /* Enable both the hclk and aclk to setup the vop */
1407         ret = clk_prepare_enable(vop->hclk);
1408         if (ret < 0) {
1409                 dev_err(vop->dev, "failed to prepare/enable hclk\n");
1410                 goto err_unprepare_dclk;
1411         }
1412
1413         ret = clk_prepare_enable(vop->aclk);
1414         if (ret < 0) {
1415                 dev_err(vop->dev, "failed to prepare/enable aclk\n");
1416                 goto err_disable_hclk;
1417         }
1418
1419         /*
1420          * do hclk_reset, reset all vop registers.
1421          */
1422         ahb_rst = devm_reset_control_get(vop->dev, "ahb");
1423         if (IS_ERR(ahb_rst)) {
1424                 dev_err(vop->dev, "failed to get ahb reset\n");
1425                 ret = PTR_ERR(ahb_rst);
1426                 goto err_disable_aclk;
1427         }
1428         reset_control_assert(ahb_rst);
1429         usleep_range(10, 20);
1430         reset_control_deassert(ahb_rst);
1431
1432         memcpy(vop->regsbak, vop->regs, vop->len);
1433
1434         for (i = 0; i < vop_data->table_size; i++)
1435                 vop_writel(vop, init_table[i].offset, init_table[i].value);
1436
1437         for (i = 0; i < vop_data->win_size; i++) {
1438                 const struct vop_win_data *win = &vop_data->win[i];
1439
1440                 VOP_WIN_SET(vop, win, enable, 0);
1441         }
1442
1443         vop_cfg_done(vop);
1444
1445         /*
1446          * do dclk_reset, let all config take affect.
1447          */
1448         vop->dclk_rst = devm_reset_control_get(vop->dev, "dclk");
1449         if (IS_ERR(vop->dclk_rst)) {
1450                 dev_err(vop->dev, "failed to get dclk reset\n");
1451                 ret = PTR_ERR(vop->dclk_rst);
1452                 goto err_disable_aclk;
1453         }
1454         reset_control_assert(vop->dclk_rst);
1455         usleep_range(10, 20);
1456         reset_control_deassert(vop->dclk_rst);
1457
1458         clk_disable(vop->hclk);
1459         clk_disable(vop->aclk);
1460
1461         vop->is_enabled = false;
1462         vop->vblank_active = false;
1463
1464         return 0;
1465
1466 err_disable_aclk:
1467         clk_disable_unprepare(vop->aclk);
1468 err_disable_hclk:
1469         clk_disable_unprepare(vop->hclk);
1470 err_unprepare_dclk:
1471         clk_unprepare(vop->dclk);
1472         return ret;
1473 }
1474
1475 /*
1476  * Initialize the vop->win array elements.
1477  */
1478 static void vop_win_init(struct vop *vop)
1479 {
1480         const struct vop_data *vop_data = vop->data;
1481         unsigned int i;
1482
1483         for (i = 0; i < vop_data->win_size; i++) {
1484                 struct vop_win *vop_win = &vop->win[i];
1485                 const struct vop_win_data *win_data = &vop_data->win[i];
1486
1487                 vop_win->data = win_data;
1488                 vop_win->vop = vop;
1489         }
1490 }
1491
1492 /**
1493  * rockchip_drm_wait_line_flag - acqiure the give line flag event
1494  * @crtc: CRTC to enable line flag
1495  * @line_num: interested line number
1496  * @mstimeout: millisecond for timeout
1497  *
1498  * Driver would hold here until the interested line flag interrupt have
1499  * happened or timeout to wait.
1500  *
1501  * Returns:
1502  * Zero on success, negative errno on failure.
1503  */
1504 int rockchip_drm_wait_line_flag(struct drm_crtc *crtc, unsigned int line_num,
1505                                 unsigned int mstimeout)
1506 {
1507         struct vop *vop = to_vop(crtc);
1508         unsigned long jiffies_left;
1509
1510         if (!crtc || !vop->is_enabled)
1511                 return -ENODEV;
1512
1513         if (line_num > crtc->mode.vtotal || mstimeout <= 0)
1514                 return -EINVAL;
1515
1516         if (vop_line_flag_irq_is_enabled(vop))
1517                 return -EBUSY;
1518
1519         reinit_completion(&vop->line_flag_completion);
1520         vop_line_flag_irq_enable(vop, line_num);
1521
1522         jiffies_left = wait_for_completion_timeout(&vop->line_flag_completion,
1523                                                    msecs_to_jiffies(mstimeout));
1524         vop_line_flag_irq_disable(vop);
1525
1526         if (jiffies_left == 0) {
1527                 dev_err(vop->dev, "Timeout waiting for IRQ\n");
1528                 return -ETIMEDOUT;
1529         }
1530
1531         return 0;
1532 }
1533 EXPORT_SYMBOL(rockchip_drm_wait_line_flag);
1534
1535 static int vop_bind(struct device *dev, struct device *master, void *data)
1536 {
1537         struct platform_device *pdev = to_platform_device(dev);
1538         const struct vop_data *vop_data;
1539         struct drm_device *drm_dev = data;
1540         struct vop *vop;
1541         struct resource *res;
1542         size_t alloc_size;
1543         int ret, irq;
1544
1545         vop_data = of_device_get_match_data(dev);
1546         if (!vop_data)
1547                 return -ENODEV;
1548
1549         /* Allocate vop struct and its vop_win array */
1550         alloc_size = sizeof(*vop) + sizeof(*vop->win) * vop_data->win_size;
1551         vop = devm_kzalloc(dev, alloc_size, GFP_KERNEL);
1552         if (!vop)
1553                 return -ENOMEM;
1554
1555         vop->dev = dev;
1556         vop->data = vop_data;
1557         vop->drm_dev = drm_dev;
1558         dev_set_drvdata(dev, vop);
1559
1560         vop_win_init(vop);
1561
1562         res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1563         vop->len = resource_size(res);
1564         vop->regs = devm_ioremap_resource(dev, res);
1565         if (IS_ERR(vop->regs))
1566                 return PTR_ERR(vop->regs);
1567
1568         vop->regsbak = devm_kzalloc(dev, vop->len, GFP_KERNEL);
1569         if (!vop->regsbak)
1570                 return -ENOMEM;
1571
1572         ret = vop_initial(vop);
1573         if (ret < 0) {
1574                 dev_err(&pdev->dev, "cannot initial vop dev - err %d\n", ret);
1575                 return ret;
1576         }
1577
1578         irq = platform_get_irq(pdev, 0);
1579         if (irq < 0) {
1580                 dev_err(dev, "cannot find irq for vop\n");
1581                 return irq;
1582         }
1583         vop->irq = (unsigned int)irq;
1584
1585         spin_lock_init(&vop->reg_lock);
1586         spin_lock_init(&vop->irq_lock);
1587
1588         mutex_init(&vop->vsync_mutex);
1589
1590         ret = devm_request_irq(dev, vop->irq, vop_isr,
1591                                IRQF_SHARED, dev_name(dev), vop);
1592         if (ret)
1593                 return ret;
1594
1595         /* IRQ is initially disabled; it gets enabled in power_on */
1596         disable_irq(vop->irq);
1597
1598         ret = vop_create_crtc(vop);
1599         if (ret)
1600                 return ret;
1601
1602         pm_runtime_enable(&pdev->dev);
1603
1604         return 0;
1605 }
1606
1607 static void vop_unbind(struct device *dev, struct device *master, void *data)
1608 {
1609         struct vop *vop = dev_get_drvdata(dev);
1610
1611         pm_runtime_disable(dev);
1612         vop_destroy_crtc(vop);
1613 }
1614
1615 const struct component_ops vop_component_ops = {
1616         .bind = vop_bind,
1617         .unbind = vop_unbind,
1618 };
1619 EXPORT_SYMBOL_GPL(vop_component_ops);